Design and Implementation of a Configurable Real-Time FPGA-Based TM-CFAR Processor for Radar Target Detection

被引:0
作者
Alsuwailem, Abdullah M. [1 ]
Alshebeili, Saleh A. [1 ]
Alamar, Mohammed [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, Dhahran, Saudi Arabia
来源
JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES | 2008年 / 3卷 / 3-4期
关键词
CFAR; FPGA; Target detection; Radar;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The signal returns from radar targets are usually buried in thermal noise and clutter. Target detection is commonly performed by comparing radar returns to an adaptive threshold such that a constant false alarm rate (CFAR) is maintained. The threshold in a CFAR detector is set on a cell by cell basis according to the estimated noise/clutter power, which is determined by processing a group of reference cells surrounding the cell under investigation. In this paper, a configurable Field Programmable Gate Array (FPGA)-based hardware architecture for Trimmed Mean (TM)-CFAR processor for radar target detection is presented. The proposed processor is designed, implemented, and tested using Stratix FPGA chip (EP2S60F1020C4 device). The system has the advantages of being simple, fast, and flexible with low development cost. For a reference window of length 16 cells, the experimental results carried out using Altera development kit showed that the proposed processor works properly with a processing speed up to 100 MHz.
引用
收藏
页码:241 / 256
页数:16
相关论文
共 50 条
  • [31] Design and Implementation of a Real-time Target Detection and Tracking System
    Cao, Xinyan
    Chen, Guang
    Zhao, Yaxin
    Ren, Wei
    Cao, Jian
    2022 24TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY (ICACT): ARITIFLCIAL INTELLIGENCE TECHNOLOGIES TOWARD CYBERSECURITY, 2022, : 539 - 543
  • [32] An FPGA implementation for real-time edge detection
    Jiang, Jie
    Liu, Chang
    Ling, Sirui
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2018, 15 (04) : 787 - 797
  • [33] An FPGA implementation for real-time edge detection
    Jie Jiang
    Chang Liu
    Sirui Ling
    Journal of Real-Time Image Processing, 2018, 15 : 787 - 797
  • [34] FPGA Based Real-Time Lane Detection and Tracking Implementation
    El hajjouji, I.
    El mourabit, A.
    Asrih, Z.
    Mars, S.
    Bernoussi, B.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL AND INFORMATION TECHNOLOGIES (ICEIT), 2016, : 186 - 190
  • [35] A Dual Mode FPGA Implementation of Real-time Target Detection for Hyperspectral Imagery
    Yang, Bin
    Yang, Minhua
    Gao, Lianru
    Zhang, Bing
    2014 THIRD INTERNATIONAL WORKSHOP ON EARTH OBSERVATION AND REMOTE SENSING APPLICATIONS (EORSA 2014), 2014,
  • [36] A Real-Time FPGA-Based Metaheuristic Processor to Efficiently Simulate a New Variant of the PSO Algorithm
    Anides, Esteban
    Salinas, Guillermo
    Pichardo, Eduardo
    Avalos, Juan G.
    Sanchez, Giovanny
    Sanchez, Juan C.
    Sanchez, Gabriel
    Vazquez, Eduardo
    Toscano, Linda K.
    MICROMACHINES, 2023, 14 (04)
  • [37] An FPGA based real-time radar target simulator with high spur suppression
    Zhang, Jingchao
    Zhang, Lixin
    Gao, Peiwen
    Shen, Feng
    PROCEEDINGS OF 2020 IEEE 15TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING (ICSP 2020), 2020, : 126 - 130
  • [38] FPGA-based Real-time Lane Detection for Advanced Driver Assistance Systems
    Hwang, Seokha
    Lee, Youngjoo
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 218 - 219
  • [39] PhD Forum: An FPGA-based design for real-time Super Resolution Reconstruction
    Marin, Yoan
    Miteran, Johel
    Dubois, Julien
    Heyrman, Barthelemy
    Ginhac, Dominique
    PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON DISTRIBUTED SMART CAMERAS (ICDSC'18), 2018,
  • [40] A real-time FPGA-based architecture of improved ORB
    Xie, Zizhao
    Wang, Yu
    Yan, Zhang
    Wang, Jianhui
    Zhong, Sheng
    MIPPR 2019: PARALLEL PROCESSING OF IMAGES AND OPTIMIZATION TECHNIQUES; AND MEDICAL IMAGING, 2020, 11431