Design and Implementation of a Configurable Real-Time FPGA-Based TM-CFAR Processor for Radar Target Detection

被引:0
作者
Alsuwailem, Abdullah M. [1 ]
Alshebeili, Saleh A. [1 ]
Alamar, Mohammed [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, Dhahran, Saudi Arabia
来源
JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES | 2008年 / 3卷 / 3-4期
关键词
CFAR; FPGA; Target detection; Radar;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The signal returns from radar targets are usually buried in thermal noise and clutter. Target detection is commonly performed by comparing radar returns to an adaptive threshold such that a constant false alarm rate (CFAR) is maintained. The threshold in a CFAR detector is set on a cell by cell basis according to the estimated noise/clutter power, which is determined by processing a group of reference cells surrounding the cell under investigation. In this paper, a configurable Field Programmable Gate Array (FPGA)-based hardware architecture for Trimmed Mean (TM)-CFAR processor for radar target detection is presented. The proposed processor is designed, implemented, and tested using Stratix FPGA chip (EP2S60F1020C4 device). The system has the advantages of being simple, fast, and flexible with low development cost. For a reference window of length 16 cells, the experimental results carried out using Altera development kit showed that the proposed processor works properly with a processing speed up to 100 MHz.
引用
收藏
页码:241 / 256
页数:16
相关论文
共 50 条
  • [1] Implementation of radar CFAR-based target detection algorithm in a real-time multiprocessor environment
    Dimitrijevic, DD
    Petrovic, MM
    Hrasovec, MG
    Damnjanovic, BV
    TELSIKS 2001, VOL 1 & 2, PROCEEDINGS, 2001, : 749 - 752
  • [2] FPGA-Based Real-Time Implementation of Distributed System CA-CFAR and Clutter MAP-CFAR with Noncoherent Integration for Radar Detection
    Eddine, Benseddik Houssem
    Brahim, Cherki
    M'hamed, Hamadouche
    Abdelhakim, Khouas
    2012 INTERNATIONAL CONFERENCE ON MULTIMEDIA COMPUTING AND SYSTEMS (ICMCS), 2012, : 1093 - +
  • [3] An FPGA based Implementation of a CFAR Processor Applied to a Pulse-Compression Radar System
    Simic, Slobodan
    Andric, Milenko
    Zrnic, Bojan
    RADIOENGINEERING, 2014, 23 (01) : 73 - 83
  • [4] Design and Implementation of an FPGA-Based DNN Architecture for Real-time Outlier Detection
    Mohamed, Nadya
    Cavallaro, Joseph
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2023, 95 (07): : 845 - 861
  • [5] Design and Implementation of an FPGA-Based DNN Architecture for Real-time Outlier Detection
    Nadya Mohamed
    Joseph Cavallaro
    Journal of Signal Processing Systems, 2023, 95 : 845 - 861
  • [6] FPGA-based lifting wavelet processor for real-time signal detection
    Kuzume, K
    Niijima, K
    Takano, S
    SIGNAL PROCESSING, 2004, 84 (10) : 1931 - 1940
  • [7] Design and Implementation of an FPGA-based Real-Time Face Recognition System
    Matai, Janarbek
    Irturk, Ali
    Kastner, Ryan
    2011 IEEE 19TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2011, : 97 - 100
  • [8] A real-time FPGA-based implementation for detection and sorting of bio-signals
    Iniguez-Lomeli, Francisco Javier
    Bornat, Yannick
    Renaud, Sylvie
    Barron-Zambrano, Jose Hugo
    Rostro-Gonzalez, Horacio
    NEURAL COMPUTING & APPLICATIONS, 2021, 33 (18) : 12121 - 12140
  • [9] A real-time FPGA-based implementation for detection and sorting of bio-signals
    Francisco Javier Iniguez-Lomeli
    Yannick Bornat
    Sylvie Renaud
    Jose Hugo Barron-Zambrano
    Horacio Rostro-Gonzalez
    Neural Computing and Applications, 2021, 33 : 12121 - 12140
  • [10] FPGA-based real-time Phase Measuring Profilometry algorithm design and implementation
    Zhan, Guomin
    Tang, Hongwei
    Zhong, Kai
    Li, Zhongwei
    Shi, Yusheng
    OPTICAL METROLOGY AND INSPECTION FOR INDUSTRIAL APPLICATIONS IV, 2016, 10023