LAYOUT-SYNTHESIS TECHNIQUES FOR YIELD ENHANCEMENT

被引:32
作者
CHILUVURI, VKR [1 ]
KOREN, I [1 ]
机构
[1] UNIV MASSACHUSETTS,DEPT ELECT & COMP ENGN,AMHERST,MA 01003
基金
美国国家科学基金会;
关键词
D O I
10.1109/66.382281
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Several yield-enhancement techniques are proposed for the last two stages of VLSI design, i.e., topological/symbolic and physical layout synthesis. Our approach is based on modifications of the symbolic/physical layout to reduce the sensitivity of the design to random point defects without increasing the area, rather than fault tolerance techniques. A layout compaction algorithm is presented and the yield improvement results of some industrial layout examples are shown. This algorithm has been implemented in a commercial CAD framework. Some routing techniques for wire length and via minimization are presented, and the results of wire length reduction in benchmark routing examples are shown. We demonstrate through topological optimization for PLA-based designs that yield enhancement can be applied even at a higher level of design abstraction. Experimental results show that it is possible to achieve significant yield improvements without increasing the layout area by applying the proposed techniques during layout synthesis.
引用
收藏
页码:178 / 187
页数:10
相关论文
共 36 条
[1]   AN YIELD IMPROVEMENT TECHNIQUE FOR IC LAYOUT USING LOCAL DESIGN RULES [J].
ALLAN, GA ;
WALTON, AJ ;
HOLWILL, RJ .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (11) :1355-1362
[2]   GEOMETRIC COMPACTION ON CHANNEL ROUTING [J].
CHENG, CK ;
DEUTSCH, DN ;
SHOHARA, C ;
TAPARAUSKAS, M ;
BUBIEN, M .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (01) :115-127
[3]  
CHILUVURI VKR, 1994, TR94CSE10 U MASS ECE
[4]  
CHILUVURI VKR, 1992, IEEE INT WORKSH DEF, P325
[6]  
CILUVURI VKR, 1993, IEEE INT WORKSH DEF, P75
[7]  
Collica R. S., 1992, Digital Technical Journal, V4, P83
[8]   THE USE AND EVALUATION OF YIELD MODELS IN INTEGRATED-CIRCUIT MANUFACTURING [J].
CUNNINGHAM, JA .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1990, 3 (02) :60-71
[9]   A LAYOUT-DRIVEN YIELD PREDICTOR AND FAULT GENERATOR FOR VLSI [J].
DALAL, AR ;
FRANZON, PD ;
LORENZETTI, MJ .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1993, 6 (01) :77-82
[10]   CHALLENGES TO MANUFACTURING SUBMICRON, ULTRA-LARGE SCALE INTEGRATED-CIRCUITS [J].
FAIR, RB .
PROCEEDINGS OF THE IEEE, 1990, 78 (11) :1687-1705