Design of Peripheral Circuits for the Implementation of Memory Array Using Data-Aware (DA) SRAM Cell in 65 nm CMOS Technology for Low Power Consumption

被引:2
|
作者
Singh, Ajay Kumar [1 ]
Saadatzi, Mohammad-Sadegh [1 ]
Venkataseshaiah, C. [1 ]
机构
[1] Multimedia Univ, Fac Engn & Technol, Melaka 75450, Malaysia
关键词
SRAM Cell; Power Consumption; Memory Array; Peripheral Circuits; Read/Write Operation;
D O I
10.1166/jolpe.2016.1417
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of the peripheral circuits required to implement a memory array using data-aware (DA) SRAM cell. We used global signal generator circuits to reduce the area overhead. The global generator circuits are connected to their local counterparts through NMOS pass transistors. The column based approach is adopted in which write signal is routed parallel to bitline BL because write signal has to track BL. The adopted design approach in this thesis reduces the number of transistors as well as power consumption in the array. A feedback circuit has been proposed to maintain the data on the unselected cells of the selected row/column in the array due to toggle of the write signal during write operation. The proposed row/column circuitry saves more than 76% power and decodes the address 1.45 x faster than the conventional decoder. Compared to other memory architecture, the proposed architecture saves approximately 74% power at a given power supply and temperature.
引用
收藏
页码:9 / 20
页数:12
相关论文
共 21 条