Low Power Scan Chain Design: A Solution for an Efficient Tradeoff Between Test Power and Scan Routing

被引:0
作者
Girard, Patrick [1 ]
Bonhomme, Yannick [1 ]
机构
[1] Univ Montpellier II, CNRS, Lab Informat Robot & Microelect Montpellier, UMR 5506, F-34392 Montpellier 05, France
关键词
DfT; Low Power Testing; Scan Testing; Scan Chain Design; Scan Cell Ordering;
D O I
10.1166/jolpe.2005.004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Scan architectures, though widely used in modern designs, are expensive in power consumption. In this paper, we present a new technique that allows design of power-optimized scan chains under a given routing constraint. The proposed technique is a three-phase process based on clustering and reordering of scan cells in the design. It allows reducing average power consumption during scan testing. Owing to this technique, short scan connections in scan chains are guaranteed and congestion problems in the design are avoided.
引用
收藏
页码:85 / 95
页数:11
相关论文
共 28 条
[1]  
Agrawal V., 2013, ESSENTIALS ELECT TES
[2]  
Berthelot D., 2002, P IEEE INT TEST C BA
[3]  
Bonhomme Y., 2003, P IEEE INT TEST C CH
[4]  
Bonhomme Y., 2001, P IEEE AS TEST S KYO
[5]  
Bonhomme Y., 2002, P IEEE INT TEST C BA
[6]  
Brglez Franc, 1989, P IEEE INT S CIRC SY
[7]  
Chandra A., 2001, P ACM IEEE AS S PAC
[8]  
Chou R. M., 1994, P IEEE INT C VLSI DE
[9]  
Como E, 1998, P IEEE VLSI TEST S P
[10]   Techniques for minimizing power dissipation in scan and combinational circuits during test application [J].
Dabholkar, V ;
Chakravarty, S ;
Pomeranz, I ;
Reddy, S .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (12) :1325-1333