Efficient bus based router for NOC architecture

被引:2
|
作者
Shrivastava, Anurag [1 ]
Sharma, Sudhir Kumar [1 ]
机构
[1] Jaipur Natl Univ, Dept Elect & Commun Engn, Jaipur, Rajasthan, India
关键词
Routing algorithm; Network on chip; Deadlock recovery; Deadlock detection; Bus enhanced NOC;
D O I
10.1108/WJE-08-2016-049
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Purpose - Increase in the speed of processors has led to crucial role of communication in the performance of systems. As a result, routing is taken into consideration as one of the most important subjects of the network-on-chip (NOC) architecture. Routing algorithms to deadlock avoidance prevent packets route completely based on network traffic condition by means of restricting the route of packets. This action leads to less performance especially in non-uniform traffic patterns. On the other hand, true fully adaptive routing algorithm provides routing of packets completely based on traffic conditions. However, deadlock detection and recovery mechanisms are needed to handle deadlocks. Use of a global bus beside NOC as a parallel supportive environment provides a platform to offer advantages of both features of bus and NOC. Design/methodology/approach - In this research, the authors use this bus as an escaping path for deadlock recovery technique. Findings - According to simulation results, this bus is a suitable platform for a deadlock recovery technique. Originality/value - This bus is useful for broadcast and multicast operations, sending delay sensitive signals, system management and other services.
引用
收藏
页码:370 / 375
页数:6
相关论文
共 50 条
  • [1] An Efficient Low Power NoC Router Architecture Design
    Shenbagavalli, S.
    Karthikeyan, S.
    PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [2] FPGA Based Design of Area Efficient Router Architecture for Network on Chip (NoC)
    Kumar, Mayank
    Kumar, Kishore
    Gupta, Sanjiv Kumar
    Kumar, Yogendera
    2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1600 - 1605
  • [3] Heterogeneous NoC Router Architecture
    Ben-Itzhak, Yaniv
    Cidon, Israel
    Kolodny, Avinoam
    Shabun, Michael
    Shmuel, Nir
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2015, 26 (09) : 2479 - 2492
  • [4] A HDL based reduced area NOC router architecture
    Suraj, M. S.
    Muralidharan, D.
    Kumar, K. Seshu
    2013 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN VLSI, EMBEDDED SYSTEM, NANO ELECTRONICS AND TELECOMMUNICATION SYSTEM (ICEVENT 2013), 2013,
  • [5] Efficient Virtual Channel Allocator for NoC Router Micro-architecture
    Lan, Yun Long
    Muthukumar, V.
    2017 30TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2017, : 169 - 174
  • [6] An Efficient Router Architecture and its FPGA Prototyping to support Junction Based Routing in NoC Platforms
    Aslam, Muhammad Awais
    Kumar, Shashi
    Holsmark, Rickard
    16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 297 - 300
  • [7] Reliable Router Architecture with Elastic Buffer for NoC Architecture
    Louis, Roshna
    Vinodhini, M.
    Murty, N. S.
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [8] An Efficient Low-Power VIP-based VC Router Architecture for Mesh-based NoC
    Reddy, B. Naresh Kumar
    Kumar, Aruru Sai
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [9] Efficient Router Architecture for Trace Reduction During NoC Post-Silicon Validation
    Rout, Sidhartha Sankar
    Patil, Suyog Bhimrao
    Chaudhari, Vaibhav Ishwarlal
    Deb, Sujay
    32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 230 - 235
  • [10] Design of Efficient NOC Router for Chip Multiprocessor
    Kiran
    Solanki, Kamna
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 3, 2015, : 853 - 856