Multi-Threshold Asynchronous Circuit Design for Ultra-Low Power

被引:22
作者
Bailey, Andrew [1 ]
Al Zahrani, Ahmad [1 ]
Fu, Guoyuan [2 ]
Di, Jia [1 ]
Smith, Scott [2 ]
机构
[1] Univ Arkansas, Dept Comp Sci & Comp Engn, Fayetteville, AR 72701 USA
[2] Univ Arkansas, Dept Elect Engn, Fayetteville, AR 72701 USA
关键词
Ultra-Low Power; Quasi Delay-Insensitive Asynchronous Logic; MTCMOS; NULL Convention Logic;
D O I
10.1166/jolpe.2008.181
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an ultra-low power circuit design methodology which combines the Multi-Threshold CMOS (MTCMOS) technique with quasi delay-insensitive (QDI) asynchronous logic, in order to solve the three major problems of synchronous MTCMOS circuits: (1) Sleep signal generation, (2) storage element data loss during sleep mode, and (3) sleep transistor sizing. In contrast to most power reduction methods that result in area overhead, the QDI asynchronous MTCMOS circuits are usually smaller than their original versions. Moreover, QDI circuits utilize handshaking protocols instead of clocks for circuit control, resulting in flexible timing requirements, which yields increased circuit robustness and allows for extreme supply voltage scaling to subthreshold region for further power reduction, without requiring any circuit modifications. This QDI asynchronous MTCMOS methodology is used to design a 4-stage pipelined 8-bitx8-bit unsigned multiplier, which is then compared against the original QDIdesign (i.e., without incorporating MTCMOS) and its synchronous version. All designs use the IBM 8RF-DM 0.13 mu m process. Results show 150x and 1.8x leakage power and active energy reductions on average in the QDI asynchronous MTCMOS design compared to the original QDI version, respectively.
引用
收藏
页码:337 / 348
页数:12
相关论文
共 19 条
[1]   Leakage current reduction in CMOS VLSI circuits by input vector control [J].
Abdollahi, A ;
Fallah, F ;
Pedram, M .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (02) :140-154
[2]  
Bowhill W. J., 2000, DESIGN HIGH PERFORMA
[3]  
Deepaksubramanyan B. S., 2007, 50 MIDW S CIRC SYST, P1400
[4]   NULL Convention Logic(TM): A complete and consistent logic for asynchronous digital circuit synthesis [J].
Fant, KM ;
Brandt, SA .
INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, :261-273
[5]  
Hoare C. A. R., 1990, UT YEAR PROGRAMMING, P1
[6]   Dual-threshold voltage techniques for low-power digital circuits [J].
Kao, JT ;
Chandrakasan, AP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (07) :1009-1018
[7]   A super cut-off CMOS (SCCMOS) scheme for 0.5-V supply voltage with picoampere stand-by current [J].
Kawaguchi, H ;
Nose, K ;
Sakurai, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (10) :1498-1501
[8]  
Kim H., 2001, INT S LOW POW EL DES
[9]  
Lakshmikanthan P., 2006, IEEE INT SOC C 2006
[10]   1-V POWER-SUPPLY HIGH-SPEED DIGITAL CIRCUIT TECHNOLOGY WITH MULTITHRESHOLD-VOLTAGE CMOS [J].
MUTOH, S ;
DOUSEKI, T ;
MATSUYA, Y ;
AOKI, T ;
SHIGEMATSU, S ;
YAMADA, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (08) :847-854