INVERTER MODELS OF CMOS GATES FOR SUPPLY CURRENT AND DELAY EVALUATION

被引:59
作者
NABAVILISHI, A
RUMIN, NC
机构
[1] Department of Electrical Engineering, McGill University, Montreal
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/43.317470
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The subject of this paper is the reduction of transistor-level models of CMOS logic gates to equivalent inverters, for the purpose of computing the supply current in digital circuits. No restrictions are applied to either the number of switching inputs or the transition times and relative delays of the input voltages. The relative positions of the switching inputs are also accounted for in the case of series-connected MOSFET's. When combined with our previously reported CMOS inverter model [1], [2], the peak current is obtained in a time approximately three orders faster than HSPICE with the level-3 MOSFET model. The corresponding accuracy is around 12%. If the current waveform is required, the speed improvement is about an order less. Since the inverter model also yields the delay at no extra cost, the timing of the current waveforms can be done automatically, without recourse to a timing simulator. Although the emphasis here is on CMOS static gates, the method is applicable to dynamic logic gates as well.
引用
收藏
页码:1271 / 1279
页数:9
相关论文
共 13 条