Implementation of high-speed fixed-point dividers on FPGA

被引:0
作者
Sorokin, Nikolay [1 ]
机构
[1] Pacif Natl Univ, Tikhookeanskaya str,136, Khabarovsk 680035, Russia
来源
JOURNAL OF COMPUTER SCIENCE & TECHNOLOGY | 2006年 / 6卷 / 01期
关键词
high-precision computations; fixed-point division; modular design; programmable logic; FPGA;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Study deals with implementations of fixed-point division modules based on different algorithms on basis of Xilinx FPGAs. We show that our implementation of the non-restoring algorithm is significantly faster and smaller than the 32-bit IP Core "Pipelined Divider" from Xilinx. For example, the speed of the 32-bit designed module is almost 245 MHz vs. 193 MHz from Xilinx divider. Moreover, high-speed parameterized modules are designed to provide arbitrary precision of the fixed-point division, for example, with 64-bit or 128-bit operands and large fixed-point result.
引用
收藏
页码:8 / 11
页数:4
相关论文
共 50 条
  • [41] Throughput-Optimized Frequency Domain CNN with Fixed-Point Quantization on FPGA
    Sun, Weiyi
    Zeng, Hanqing
    Yang, Yi-hua Edward
    Prasanna, Viktor
    2018 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2018,
  • [42] FPGA Implementation of Sequence Detector for High-Speed PAM4 Wireline Transceiver
    Xu, Chaolong
    Lv, Fangxu
    Pang, Zhengbin
    Xiao, Liquan
    Yang, Zhouhao
    PROCEEDING OF THE GREAT LAKES SYMPOSIUM ON VLSI 2024, GLSVLSI 2024, 2024, : 13 - 18
  • [43] A High-Speed FPGA-Based Hardware Implementation for Leighton-Micali Signature
    Song, Yifeng
    Hu, Xiao
    Tian, Jing
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (01) : 241 - 252
  • [44] A High-Speed FPGA Implementation of AES for Large Scale Embedded Systems and its Applications
    Harb, Salah
    Ahmad, M. Omair
    Swamy, M. N. S.
    2022 13TH INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION SYSTEMS (ICICS), 2022, : 59 - 64
  • [45] High-speed FPGA implementation of full-word Montgomery multiplier for ECC applications
    Khan, Safiullah
    Javeed, Khalid
    Shah, Yasir Ali
    MICROPROCESSORS AND MICROSYSTEMS, 2018, 62 : 91 - 101
  • [46] Design and Implementation of Adaptive Binary Divider for Fixed-Point and Floating-Point Numbers
    Satyajit Bora
    Roy Paily
    Circuits, Systems, and Signal Processing, 2022, 41 : 1131 - 1145
  • [47] High-speed Target Tracking base on FPGA
    Lyu, Congyi
    Liu, Yunhui
    Zhou, Weiguo
    Peng, Jianging
    Yang, Shanshan
    Zhang, Huijun
    Yang, Linsen
    2016 IEEE INTERNATIONAL CONFERENCE ON REAL-TIME COMPUTING AND ROBOTICS (IEEE RCAR), 2016, : 272 - 276
  • [48] FPGA Implementation of High-Speed Data Acquisition System for High-Resolution Millimeter Wave Radar
    Xie, Yaping
    Zheng, Qiangwen
    Li, Junjie
    Yang, Lijie
    Song, Chunyi
    Xu, Zhiwei
    2020 9TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2020,
  • [49] Design and Implementation of 256-Point Radix-4 100 Gbit/s FFT Algorithm into FPGA for High-Speed Applications
    Polat, Gokhan
    Ozturk, Sitki
    Yakut, Mehmet
    ETRI JOURNAL, 2015, 37 (04) : 667 - 676
  • [50] High-speed Sparse Ising Model on FPGA
    Minamisawa, Akira
    LiMura, Ryoma
    Kawahara, Takayuki
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 670 - 673