Implementation of high-speed fixed-point dividers on FPGA

被引:0
作者
Sorokin, Nikolay [1 ]
机构
[1] Pacif Natl Univ, Tikhookeanskaya str,136, Khabarovsk 680035, Russia
来源
JOURNAL OF COMPUTER SCIENCE & TECHNOLOGY | 2006年 / 6卷 / 01期
关键词
high-precision computations; fixed-point division; modular design; programmable logic; FPGA;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Study deals with implementations of fixed-point division modules based on different algorithms on basis of Xilinx FPGAs. We show that our implementation of the non-restoring algorithm is significantly faster and smaller than the 32-bit IP Core "Pipelined Divider" from Xilinx. For example, the speed of the 32-bit designed module is almost 245 MHz vs. 193 MHz from Xilinx divider. Moreover, high-speed parameterized modules are designed to provide arbitrary precision of the fixed-point division, for example, with 64-bit or 128-bit operands and large fixed-point result.
引用
收藏
页码:8 / 11
页数:4
相关论文
共 50 条
  • [31] High-Speed Communication System Development using FPGA based CAM Implementation
    Banerjee, Tribeni Prasad
    Konar, Amit
    Chowdhury, Joydeb Roy
    2009 SECOND INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2009), 2009, : 252 - +
  • [32] An Improved High-speed Canny Edge Detection Algorithm and Its Implementation on FPGA
    Peng, Fangxin
    Lu, Xiaofeng
    Lu, Hengli
    Shen, Sumin
    FOURTH INTERNATIONAL CONFERENCE ON MACHINE VISION (ICMV 2011): COMPUTER VISION AND IMAGE ANALYSIS: PATTERN RECOGNITION AND BASIC TECHNOLOGIES, 2012, 8350
  • [33] High-speed FPGA implementation of secure hash algorithm for IPSec and VPN applications
    Kakarountas, Athanasios P.
    Michail, Haralambos
    Milidonis, Athanasios
    Goutis, Costas E.
    Theodoridis, George
    JOURNAL OF SUPERCOMPUTING, 2006, 37 (02) : 179 - 195
  • [34] High-Speed FPGA Implementation of Secure Hash Algorithm for IPSec and VPN Applications
    Athanasios P. Kakarountas
    Haralambos Michail
    Athanasios Milidonis
    Costas E. Goutis
    George Theodoridis
    The Journal of Supercomputing, 2006, 37 : 179 - 195
  • [35] FPGA-based implementation of high-speed active noise and vibration controllers
    Leva, Alberto
    Piroddi, Luigi
    CONTROL ENGINEERING PRACTICE, 2011, 19 (08) : 798 - 808
  • [36] High-speed FPGA-based Design and Implementation of Text Search Processor
    Binh Kieu-Do-Nguyen
    Dang Tuan Kiet
    Trong-Thuc Hoang
    Inoue, Katsumi
    Usugi, Toshinori
    Odaka, Masanori
    Kameyama, Shuichi
    Cong-Kha Pham
    2022 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2022, : 109 - 112
  • [37] High-speed FPGA Implementation of the NIST Round 1 Rainbow Signature Scheme
    Ferozpuri, Ahmed
    Gaj, Kris
    2018 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2018,
  • [38] High-speed image feature detection using FPGA implementation of fast algorithm
    Kraft, Marek
    Schmidt, Adam
    Kasinski, Andrzej
    VISAPP 2008: PROCEEDINGS OF THE THIRD INTERNATIONAL CONFERENCE ON COMPUTER VISION THEORY AND APPLICATIONS, VOL 1, 2008, : 174 - 179
  • [39] High-Speed Hybrid Multiplier Design Using a Hybrid Adder with FPGA Implementation
    Thamizharasan, V.
    Kasthuri, N.
    IETE JOURNAL OF RESEARCH, 2023, 69 (05) : 2301 - 2309
  • [40] FPGA Implementation of Frequency Dividers in Vocational Education
    Bostan, Ionel
    Ferrando, Guillermo
    Hoyos, Carlos
    PROCEEDINGS OF THE 2015 7TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTERS AND ARTIFICIAL INTELLIGENCE (ECAI), 2015, : WE7 - WE10