Implementation of high-speed fixed-point dividers on FPGA

被引:0
作者
Sorokin, Nikolay [1 ]
机构
[1] Pacif Natl Univ, Tikhookeanskaya str,136, Khabarovsk 680035, Russia
来源
JOURNAL OF COMPUTER SCIENCE & TECHNOLOGY | 2006年 / 6卷 / 01期
关键词
high-precision computations; fixed-point division; modular design; programmable logic; FPGA;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Study deals with implementations of fixed-point division modules based on different algorithms on basis of Xilinx FPGAs. We show that our implementation of the non-restoring algorithm is significantly faster and smaller than the 32-bit IP Core "Pipelined Divider" from Xilinx. For example, the speed of the 32-bit designed module is almost 245 MHz vs. 193 MHz from Xilinx divider. Moreover, high-speed parameterized modules are designed to provide arbitrary precision of the fixed-point division, for example, with 64-bit or 128-bit operands and large fixed-point result.
引用
收藏
页码:8 / 11
页数:4
相关论文
共 50 条
  • [21] High-speed implementation of fractal image compression in low cost FPGA
    Saad, A-M. H. Y.
    Abdullah, M. Z.
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 47 : 429 - 440
  • [22] FPGA Implementation of High-Speed Parallel Maximum a Posteriori (MAP) Decoders
    del Barco, Martin I.
    Maggio, Gabriel N.
    Morero, Damian A.
    Fernandez, Javier
    Ramos, Facundo
    Carrer, Hugo S.
    Hueda, Mario R.
    2009 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA 2009), 2009, : 98 - +
  • [23] The Design and Implementation of ECC High-speed Encryption Engine Based on FPGA
    Liang, Wei
    Xu, JianBo
    Huang, WeiHong
    Peng, Li
    ADVANCED RESEARCH ON INDUSTRY, INFORMATION SYSTEM AND MATERIAL ENGINEERING, 2012, 459 : 544 - 548
  • [24] Hardware Implementation of a High Speed Floating Point Multiplier Based on FPGA
    Gong Renxi
    Zhang Shangjun
    Zhang Hainan
    Meng Xiaobi
    Gong Wenying
    Xie Lingling
    Huang Yang
    ICCSSE 2009: PROCEEDINGS OF 2009 4TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE & EDUCATION, 2009, : 1902 - +
  • [25] High-Speed, SAD Based Wavefront Sensor Architecture Implementation on FPGA
    Zoltán Kincses
    László Orzó
    Zoltán Nagy
    György Mező
    Péter Szolgay
    Journal of Signal Processing Systems, 2011, 64 : 279 - 290
  • [26] FPGA Implementation of Hybrid Fixed Point - Floating Point Multiplication
    Amaricai, Alexandru
    Boncalo, Oana
    Sicoe, Ovidiu
    Marcu, Marius
    MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, 2013, : 243 - 246
  • [27] Implementation of high-speed high-resolution data conversion system using FPGA
    Cao Xiaoqiu
    Zeng Jin
    Yang Tao
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL IV, 2007, : 862 - 864
  • [28] Design and Implementation of Data Acquisition System Based on FPGA and High-speed AD
    Li, Zhi
    Chen, Dahua
    MECHATRONICS ENGINEERING, COMPUTING AND INFORMATION TECHNOLOGY, 2014, 556-562 : 1515 - 1519
  • [29] FPGA implementation of high-speed neural network for power amplifier behavioral modeling
    Bahoura, Mohammed
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 79 (03) : 507 - 527
  • [30] FPGA implementation of high-speed neural network for power amplifier behavioral modeling
    Mohammed Bahoura
    Analog Integrated Circuits and Signal Processing, 2014, 79 : 507 - 527