Low Power SRAM cell Design Using Independent Gate FinFET

被引:0
作者
Sikarwar, Vandna [1 ]
Khandelwal, Saurabh [1 ]
Akashe, Shyam [2 ]
机构
[1] ITM Univ, Gwalior 474001, India
[2] ITM Univ, Dept ECE, Gwalior 474001, India
来源
JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES | 2014年 / 9卷 / 2-3期
关键词
SRAM cell; CMOS; FinFET; leakage current; leakage power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, 6T SRAM has been designed using Independent gate DG FinFET in which both the opposite side gates can be controlled independently. Independent control of front and back gate in Double gate devices (FinFET) can be effectively used to improve performance and reduce power consumption. Leakage current degrades the performance of CMOS devices, so that leakage reduction technique is used in this paper, which sufficiently reduces the leakage current and hence power consumption is reduced. Multi threshold voltage leakage reduction technique has been used in which high threshold voltage (VTH) device is used as the sleepy transistor which provides virtual supply or virtual ground to the SRAM cell. Short channel effect such as DIBL has been observed in independent gate FinFET transistor. Some parameters like leakage current, leakage power and power consumption have also been observed.
引用
收藏
页码:101 / 113
页数:13
相关论文
共 50 条
  • [41] Performance Analysis of 8T FinFET SRAM Bit-Cell for Low-power Applications
    Birla, Shilpi
    Shukla, Neeraj K.
    Singh, Neha
    Raja, Ram Kumar
    PROCEEDINGS OF THE 2020 5TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND SECURITY (ICCCS-2020), 2020,
  • [42] FinFET SRAM Design Challenges
    Burnett, David
    Parihar, Sanjay
    Ramamurthy, Hema
    Balasubramanian, Sriram
    2014 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2014,
  • [43] Tri-Mode Independent Gate FinFET-Based SRAM With Pass-Gate Feedback: Technology-Circuit Co-Design for Enhanced Cell Stability
    Gupta, Sumeet Kumar
    Kulkarni, Jaydeep P.
    Roy, Kaushik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (11) : 3696 - 3704
  • [44] Performance investigation of stacked-channel junctionless Tri-Gate FinFET 8T-SRAM cell
    Singh, Devenderpal
    Chaudhary, Shalini
    Dewan, Basudha
    Yadav, Menka
    ENGINEERING RESEARCH EXPRESS, 2024, 6 (01):
  • [45] Design of an AAM 6T-SRAM Cell Variation in the Supply Voltage for Low Power Dissipation and High Speed Applications using 20nm Finfet Technology
    Satheesh, Bharatha
    Benakop, Prabhu
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT-2020), 2020, : 1080 - 1086
  • [46] Design and analysis of INDEP FinFET SRAM cell at 7-nm technology
    Mushtaq, Umayia
    Sharma, Vijay Kumar
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2020, 33 (05)
  • [47] Robust Polysilicon Gate FinFET SRAM Desing Using Dynamic Back-Gate Bias
    Ebrahimi, Behzad
    Afzali-Kusha, Ali
    Sehatbakhsh, Nader
    2013 8TH INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2013, : 171 - 172
  • [48] Investigation of metal-gate work-function variability in FinFET structures and implications for SRAM cell design
    Rathore, Rituraj Singh
    Rana, Ashwani K.
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 110 : 68 - 81
  • [49] A low-leakage and high-writable SRAM cell with back-gate biasing in FinFET technology
    Sina Sayyah Ensan
    Mohammad Hossein Moaiyeri
    Behzad Ebrahimi
    Shaahin Hessabi
    Ali Afzali-Kusha
    Journal of Computational Electronics, 2019, 18 : 519 - 526
  • [50] A low-leakage and high-writable SRAM cell with back-gate biasing in FinFET technology
    Ensan, Sina Sayyah
    Moaiyeri, Mohammad Hossein
    Ebrahimi, Behzad
    Hessabi, Shaahin
    Afzali-Kusha, Ali
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2019, 18 (02) : 519 - 526