Low Power SRAM cell Design Using Independent Gate FinFET

被引:0
作者
Sikarwar, Vandna [1 ]
Khandelwal, Saurabh [1 ]
Akashe, Shyam [2 ]
机构
[1] ITM Univ, Gwalior 474001, India
[2] ITM Univ, Dept ECE, Gwalior 474001, India
来源
JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES | 2014年 / 9卷 / 2-3期
关键词
SRAM cell; CMOS; FinFET; leakage current; leakage power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, 6T SRAM has been designed using Independent gate DG FinFET in which both the opposite side gates can be controlled independently. Independent control of front and back gate in Double gate devices (FinFET) can be effectively used to improve performance and reduce power consumption. Leakage current degrades the performance of CMOS devices, so that leakage reduction technique is used in this paper, which sufficiently reduces the leakage current and hence power consumption is reduced. Multi threshold voltage leakage reduction technique has been used in which high threshold voltage (VTH) device is used as the sleepy transistor which provides virtual supply or virtual ground to the SRAM cell. Short channel effect such as DIBL has been observed in independent gate FinFET transistor. Some parameters like leakage current, leakage power and power consumption have also been observed.
引用
收藏
页码:101 / 113
页数:13
相关论文
共 50 条
  • [31] Process Variability Aware Low Leakage Reliable Nano Scale Double-Gate-FinFET SRAM Cell Design Technique
    Khandelwal, Saurabh
    Gupta, Vishal
    Raj, Balwinder
    Gupta, R. D.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2015, 10 (06) : 810 - 817
  • [32] Ultra low power offering 14 nm bulk double gate FinFET based SRAM cells
    Rao, Damodhar
    Y.v, Narayana
    V.v.k.d.v, Prasad
    SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2022, 35
  • [33] Design of low leakage power SRAM using Multithreshold technique
    Subramanyam, J. B. V.
    Basha, Syed S.
    PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
  • [34] A FinFET Based Low-Power Write Enhanced SRAM Cell With Improved Stability
    Sharma, Atharv
    Sharma, Kulbhushan
    Tomar, V. K.
    Sachdeva, Ashish
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 187
  • [35] Low Stand-by Power and Process Variation Tolerant FinFET based SRAM cell
    Bhadoria, Akanksha
    Chaturvedi, Mukesh
    Mahor, Vikas
    Pattanaik, Manisha
    PROCEEDINGS OF 2016 IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2016, : 268 - 273
  • [36] Reliable and high performance asymmetric FinFET SRAM cell using back-gate control
    Asli, Rahebeh Niaraki
    Taghipour, Shiva
    MICROELECTRONICS RELIABILITY, 2020, 104
  • [37] Highly flexible SRAM cells based on novel tri-independent-gate FinFET
    Liu, Chengsheng
    Zheng, Fanglin
    Sun, Yabin
    Li, Xiaojin
    Shi, Yanling
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 110 : 330 - 338
  • [38] Low-Power and Robust SRAM Cells Based on Asymmetric FinFET Structures
    Ebrahimi, Behzad
    Asadpour, Reza
    Afzali-Kusha, Ali
    2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 41 - 45
  • [39] Performance Analysis of 8T FinFET SRAM Bit-Cell for Low-power Applications
    Birla, Shilpi
    Shukla, Neeraj K.
    Singh, Neha
    Raja, Ram Kumar
    PROCEEDINGS OF THE 2020 5TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND SECURITY (ICCCS-2020), 2020,
  • [40] Low-Voltage 9T FinFET SRAM Cell for Low-Power Applications
    Moradi, Farshad
    Tohidi, Mohammad
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 149 - 153