Low Power SRAM cell Design Using Independent Gate FinFET

被引:0
|
作者
Sikarwar, Vandna [1 ]
Khandelwal, Saurabh [1 ]
Akashe, Shyam [2 ]
机构
[1] ITM Univ, Gwalior 474001, India
[2] ITM Univ, Dept ECE, Gwalior 474001, India
来源
JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES | 2014年 / 9卷 / 2-3期
关键词
SRAM cell; CMOS; FinFET; leakage current; leakage power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, 6T SRAM has been designed using Independent gate DG FinFET in which both the opposite side gates can be controlled independently. Independent control of front and back gate in Double gate devices (FinFET) can be effectively used to improve performance and reduce power consumption. Leakage current degrades the performance of CMOS devices, so that leakage reduction technique is used in this paper, which sufficiently reduces the leakage current and hence power consumption is reduced. Multi threshold voltage leakage reduction technique has been used in which high threshold voltage (VTH) device is used as the sleepy transistor which provides virtual supply or virtual ground to the SRAM cell. Short channel effect such as DIBL has been observed in independent gate FinFET transistor. Some parameters like leakage current, leakage power and power consumption have also been observed.
引用
收藏
页码:101 / 113
页数:13
相关论文
共 50 条
  • [21] Design of Low Power Transmission Gate Based 9T SRAM Cell
    Rooban, S.
    Leela, Moru
    Rahman, Md Zia Ur
    Subbulakshmi, N.
    Manimegalai, R.
    CMC-COMPUTERS MATERIALS & CONTINUA, 2022, 72 (01): : 1309 - 1321
  • [22] Design and Analysis of Low Power FinFET SRAM with Leakage Current Reduction Techniques
    K. Sarath Chandra
    Kakarla Hari Kishore
    Wireless Personal Communications, 2023, 131 : 1167 - 1188
  • [23] Design and Analysis of Low Power FinFET SRAM with Leakage Current Reduction Techniques
    Chandra, K. Sarath
    Kishore, Kakarla Hari
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 131 (02) : 1167 - 1188
  • [24] 10T FinFET based SRAM cell with improved stability for low power applications
    Sharma, Deepika
    Birla, Shilpi
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (12) : 2053 - 2068
  • [25] Independent-gate four-terminal FinFET SRAM for drastic leakage current reduction
    Endo, Kazuhiko
    O'uchi, Shin-ichi
    Ishikawa, Yuki
    Liu, Yongxun
    Matsukawa, Takashi
    Sakamoto, Kunihiro
    Masahara, Meishoku
    Tsukada, Junichi
    Ishii, Kenichi
    Yamauchi, Hiromi
    Suzuki, Eiichi
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 63 - 66
  • [26] Novel Ultra Low Leakage FinFET Based SRAM Cell
    Kumar, Vivek
    Mahor, Vikas
    Pattanaik, Manisha
    PROCEEDINGS OF 2016 IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2016, : 89 - 92
  • [27] A sub-threshold 10T FinFET SRAM cell design for low-power applications
    Dolatshah, Amir
    Abbasian, Erfan
    Nayeri, Maryam
    Sofimowloodi, Sobhan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 157
  • [28] Ultra-low-leakage, Robust FinFET SRAM Design Using Multiparameter Asymmetric FinFETs
    Guler, Abdullah
    Jha, Niraj K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2017, 13 (02)
  • [29] Highly stable, low power FinFET SRAM cells with exploiting dynamic back-gate biasing
    Bagheriye, Leila
    Toofan, Siroos
    Saeidi, Roghayeh
    Moradi, Farshad
    INTEGRATION-THE VLSI JOURNAL, 2019, 65 (128-137) : 128 - 137
  • [30] Ultra-Low Power 9T FinFET Based SRAM Cell for IoT Applications
    Jain, Prashant U.
    Tomar, V. K.
    JOURNAL OF ELECTRICAL SYSTEMS, 2024, 20 (05) : 2755 - 2770