LEAKAGE STUDIES IN HIGH-DENSITY DYNAMIC MOS MEMORY DEVICES

被引:18
作者
CHATTERJEE, PK
TAYLOR, GW
TASCH, AF
FU, HS
机构
[1] Central Research Laboratories, Texas Instruments Incorporated
[2] Hewlett-Packard Laboratories, Palo Alto, CA
关键词
D O I
10.1109/JSSC.1979.1051201
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dynamic MOS memories are the most promising for VLSI densities. With shrinking geometries and small charge packet sizes, it is becoming increasingly important to understand the relative importance of various mechanisms that contribute to leakage current in dynamic MOS structures. This paper presents an in-depth study of leakage sources in such devices. It is shown that special device structures may be fabricated to separate and understand the nature of leakage from periphery and bulk. The periphery leakage is due to the transition region of gate-to-field oxide overlapped by the gate electrode. This contribution can be up to 10× the contribution due to classical surface and bulk generation under the storage electrode itself. It is also shown that with increased bulk lifetime in state-of-the-art devices, the diffusion component of leakage becomes very significant, especially at high temperatures. These studies lead to device design criteria from leakage considerations that will be very important for VLSI memory design. Copyright © 1979 by The Institute of Electrical and Electronics Engineers, Inc.
引用
收藏
页码:486 / 498
页数:13
相关论文
共 14 条