HIGH-SPEED PARALLEL VLSI ARCHITECTURES FOR IMAGE DECORRELATION

被引:0
|
作者
ACHARYA, T
MUKHERJEE, A
机构
[1] UNIV MARYLAND,INST ADV COMP STUDIES,COLLEGE PK,MD 20742
[2] UNIV CENT FLORIDA,DEPT COMP SCI,ORLANDO,FL 32816
关键词
CODEC; COMPRESSION; DECOMPRESSION; DECORRELATION; JPEG; PARALLEL ARCHITECTURE; PREDICTIVE CODING; VLSI;
D O I
10.1142/S021800149500016X
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
We present a new high speed parallel architecture and its VLSI implementation to design a special purpose hardware for real-time lossless image compression/decompression using a decorrelation scheme. The proposed architecture can easily be implemented using state-of-the-art VLSI technology. The hardware yields a high compression rate. A prototype 1-micron VLSI chip based on this architectural idea has been designed. The scheme is favourably comparable to the lossless JPEG standard image compression schemes. We also discuss the parallelization issues of the lossless JPEG standard still compression schemes and their difficulties.
引用
收藏
页码:343 / 365
页数:23
相关论文
共 50 条
  • [31] Design of high-speed low-power parallel-prefix VLSI adders
    Dimitrakopoulos, G
    Kolovos, P
    Kalogerakis, P
    Nikolos, D
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 248 - 257
  • [32] HIGH-SPEED DRAMS WITH INNOVATIVE ARCHITECTURES
    OHSHIMA, S
    FURUYAMA, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (08) : 1303 - 1315
  • [33] Architectures and Applications of High-Speed Vision
    Watanabe, Yoshihiro
    Oku, Hiromasa
    Ishikawa, Masatoshi
    OPTICAL REVIEW, 2014, 21 (06) : 875 - 882
  • [34] Architectures and applications of high-speed vision
    Yoshihiro Watanabe
    Hiromasa Oku
    Masatoshi Ishikawa
    Optical Review, 2014, 21 : 875 - 882
  • [35] Algorithms and parallel VLSI architectures
    Moonen, M
    Catthoor, F
    INTEGRATION-THE VLSI JOURNAL, 1995, 20 (01) : 1 - 2
  • [36] Trends in high-speed DRAM architectures
    Kumanoya, M
    Ogawa, T
    Konishi, Y
    Dosaka, K
    Shimotori, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (04) : 472 - 481
  • [37] HIGH-SPEED SIGNED DIGITAL MULTIPLIERS FOR VLSI
    LO, HY
    MICROPROCESSING AND MICROPROGRAMMING, 1990, 29 (04): : 205 - 215
  • [38] INTERCONNECTION DELAY IN VERY HIGH-SPEED VLSI
    ZHOU, D
    PREPARATA, FP
    KANG, SM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1991, 38 (07): : 779 - 790
  • [39] Optimization of high-speed VLSI interconnects: A review
    Zhang, QJ
    Wang, F
    Nakhla, M
    INTERNATIONAL JOURNAL OF MICROWAVE AND MILLIMETER-WAVE COMPUTER-AIDED ENGINEERING, 1997, 7 (01): : 83 - 107
  • [40] HIGH-SPEED VLSI PACKAGING WITH A SYSTEM PERSPECTIVE
    DOYLE, GJ
    SHEEHAN, BJ
    PROCEEDINGS OF THE TECHNICAL CONFERENCE : NINTH ANNUAL INTERNATIONAL ELECTRONICS PACKAGING CONFERENCE, VOLS 1 AND 2, 1989, : 1190 - 1202