HIGH-SPEED PARALLEL VLSI ARCHITECTURES FOR IMAGE DECORRELATION

被引:0
|
作者
ACHARYA, T
MUKHERJEE, A
机构
[1] UNIV MARYLAND,INST ADV COMP STUDIES,COLLEGE PK,MD 20742
[2] UNIV CENT FLORIDA,DEPT COMP SCI,ORLANDO,FL 32816
关键词
CODEC; COMPRESSION; DECOMPRESSION; DECORRELATION; JPEG; PARALLEL ARCHITECTURE; PREDICTIVE CODING; VLSI;
D O I
10.1142/S021800149500016X
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
We present a new high speed parallel architecture and its VLSI implementation to design a special purpose hardware for real-time lossless image compression/decompression using a decorrelation scheme. The proposed architecture can easily be implemented using state-of-the-art VLSI technology. The hardware yields a high compression rate. A prototype 1-micron VLSI chip based on this architectural idea has been designed. The scheme is favourably comparable to the lossless JPEG standard image compression schemes. We also discuss the parallelization issues of the lossless JPEG standard still compression schemes and their difficulties.
引用
收藏
页码:343 / 365
页数:23
相关论文
共 50 条
  • [21] HIGH-SPEED PARALLEL VITERBI DECODING - ALGORITHM AND VLSI-ARCHITECTURE
    FETTWEIS, G
    MEYR, H
    IEEE COMMUNICATIONS MAGAZINE, 1991, 29 (05) : 46 - 55
  • [22] High-Speed VLSI Implementation of an Improved Parallel Delayed LMS Algorithm
    Ming Liu
    Mingxiang Guan
    Zhou Wu
    Chongwu Sun
    Weifeng Zhang
    Mingjiang Wang
    Mobile Networks and Applications, 2022, 27 : 1593 - 1603
  • [23] High-speed VLSI architecture for parallel Reed-Solomon decoder
    Lee, H
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (02) : 288 - 294
  • [24] High-speed VLSI architecture for parallel Reed-Solomon decoder
    Lee, H
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 320 - 323
  • [25] Parallel image compression circuit for high-speed cameras
    Nishikawa, Y
    Kawahito, S
    Inoue, T
    REAL-TIME IMAGING IX, 2005, 5671 : 111 - 122
  • [26] VLSI architectures for high-speed m-bit parallel inversion in GF(2m) over standard basis
    Choi, S
    Kim, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (11) : 2468 - 2478
  • [27] VLSI ARCHITECTURES FOR HIGH-SPEED AND FLEXIBLE 2-DIMENSIONAL DIGITAL-FILTERS
    CHOU, CH
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1991, 39 (11) : 2515 - 2523
  • [28] A HIGH-SPEED PROTOCOL CONTROL VLSI
    AKAIKE, T
    ISHIKAWA, K
    ICHIKAWA, H
    AOKI, M
    SUGIHARA, S
    NTT REVIEW, 1992, 4 (05): : 56 - 60
  • [29] High-speed architectures for GHASH based on efficient bit-parallel multipliers
    Wang, Jimei
    Shou, Guochu
    Hu, Yihong
    Guo, Zhigang
    2010 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND INFORMATION SECURITY (WCNIS), VOL 1, 2010, : 582 - 586
  • [30] Design of parallel image compression circuits for high-speed CMOS image sensors
    Nishikawa, Yukinari
    Kawahito, Shoji
    Furuta, Masanori
    Tamura, Toshihiro
    Kyokai Joho Imeji Zasshi/Journal of the Institute of Image Information and Television Engineers, 2007, 61 (03): : 369 - 377