An Alternate Approach to Buffer Insertion for Delay and Power Reduction in VLSI Interconnects

被引:1
作者
Saini, Sandeep [1 ]
Kumar, A. Mahesh [1 ]
Veeramachaneni, Sreehari [1 ]
Srinivas, M. B. [2 ]
机构
[1] Int Inst Informat Technol Hyderabad, Ctr VLSI & Embedded Syst Technol, Hyderabad 500032, Andhra Pradesh, India
[2] Birla Inst Technol & Sci, Elect & Commun Engn, Hyderabad 500078, Andhra Pradesh, India
关键词
Buffer Insertion; Power Reduction; Delay Reduction;
D O I
10.1166/jolpe.2010.1090
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In VLSI interconnects, buffers are used to restore the signal level affected by the parasitic such as line capacitance, inductance, etc.. However buffers have a certain switching time that contributes to overall signal delay. Further, transitions that occur in interconnects give rise to crosstalk delay. Thus the overall delay in interconnects is due to the combined effect of both buffers and the crosstalk delay. In this work, replacement of buffers with Schmitt trigger is proposed for signal restoration. Since the threshold voltage of Schmitt trigger can be designed to be lower than that of buffer, signal can rise early while a large noise margin of Schmitt trigger helps in reducing the noise glitches due to crosstalk. Simulation results show that the Schmitt trigger approach gives 20% delay reduction as compared to 10.4% in case of buffer.
引用
收藏
页码:429 / 435
页数:7
相关论文
共 15 条
  • [1] Alpert C, 1997, DES AUT CON, P588, DOI 10.1145/266021.266291
  • [2] Alpert CJ, 2002, IEEE T COMPUT AID D, V21, P3
  • [3] Steiner tree optimization for buffers, blockages, and bays
    Alpert, CJ
    Gandham, G
    Hu, J
    Neves, JL
    Quay, ST
    Sapatnekar, SS
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (04) : 556 - 562
  • [4] Bakoglu H. B., 1990, CIRCUITS INTERCONNEC
  • [5] Performance optimization of VLSI interconnect layout
    Cong, J
    He, L
    Koh, CK
    Madden, PH
    [J]. INTEGRATION-THE VLSI JOURNAL, 1996, 21 (1-2) : 1 - 94
  • [6] Interconnect performance estimation models for design planning
    Cong, J
    Pan, Z
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (06) : 739 - 752
  • [7] OPTIMUM BUFFER CIRCUITS FOR DRIVING LONG UNIFORM LINES
    DHAR, S
    FRANKLIN, MA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (01) : 32 - 40
  • [9] Effects of inductance on the propagation delay and repeater insertion in VLSI circuits
    Ismail, YI
    Friedman, EG
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (02) : 195 - 206
  • [10] A Skewed Repeater Bus architecture for on-chip energy reduction in microprocessors
    Khellah, M
    Ghoneima, M
    Tschanz, J
    Ye, YB
    Kurd, N
    Barkatullah, J
    Nimmagadda, S
    Ismail, Y
    De, V
    [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 253 - 257