AN ASIC DESIGN FOR EDGE-DETECTION IN REAL-TIME

被引:0
作者
MAJUMDAR, B
SANKARAYYA, N
MAJUMDAR, AK
机构
[1] INDIAN INST TECHNOL,DEPT ELECTR & ELECT COMMUN ENGN,KHARAGPUR 721302,W BENGAL,INDIA
[2] INDIAN INST TECHNOL,DEPT ELECT ENGN,KHARAGPUR 721302,W BENGAL,INDIA
[3] INDIAN INST TECHNOL,DEPT COMP SCI & ENGN,KHARAGPUR 721302,W BENGAL,INDIA
来源
MICROPROCESSING AND MICROPROGRAMMING | 1993年 / 36卷 / 02期
关键词
ASIC DESIGN; VLSI ARCHITECTURE; IMAGE PROCESSING; EDGE DETECTION; GRADIENT OPERATORS;
D O I
10.1016/0165-6074(93)90247-I
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An ASIC design for image processing which can implement edge, line and point detection on a single VLSI chip in real time is reported here. The design is based on a set of orthogonal Chebyshev polynomial based operators and consists of a pipelined array of registers and adders with a simple and modular structure which is easily amenable to VLSI implementation. The design has been implemented using VTI design tools on a SUN workstation and the estimated overall chip size is 10.18 mm x 6.92 mm for 1.5 mum CMOS process utilizing about 84,000 transistors. Although the hardware requirements are relatively low, real time processing of a 512 x 512 pixel image can be realized at a clock rate of 8 MHz.
引用
收藏
页码:55 / 69
页数:15
相关论文
共 7 条
  • [1] BHATTACHARYYA P, UNPUB GENERALIZED ED
  • [2] BHATTACHARYYA P, 1984, THESIS IIT KHARAGPUR
  • [3] GONZALEZ RC, 1987, DIGITA IMAGE PROCESS
  • [4] KAK A. C., 1982, DIGITAL PICTURE PROC, VI
  • [5] DESIGN OF AN IMAGE EDGE-DETECTION FILTER USING THE SOBEL OPERATOR
    KANOPOULOS, N
    VASANTHAVADA, N
    BAKER, RL
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (02) : 358 - 367
  • [6] KITTLER J, 1985, IMAGE PROCESSING SYS, P49
  • [7] AN EFFICIENT ASIC ARCHITECTURE FOR REAL-TIME EDGE-DETECTION
    LEE, CY
    CATTHOOR, FVM
    DEMAN, HJ
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (10): : 1350 - 1359