A COMPARISON OF SYSTOLIC ARCHITECTURES FOR MATRIX MULTIPLICATION

被引:2
作者
LEE, HB
GRONDIN, RO
机构
关键词
D O I
10.1109/4.291
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
引用
收藏
页码:285 / 289
页数:5
相关论文
共 15 条
[1]  
CAPPELLO PR, 1981, OCT P CMU C VLSI SYS, P245
[2]  
FERRY DK, 1985, 2ND P INT IEEE VLSI, P408
[3]  
FISHER AL, 1985, IEEE T COMPUT, V34, P734, DOI 10.1109/TC.1985.1676619
[4]   DELAY TIME AND SIGNAL PROPAGATION IN LARGE-SCALE INTEGRATED-CIRCUITS [J].
GRONDIN, RO ;
POROD, W ;
FERRY, DK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (02) :262-263
[5]  
HATAMIAN M, 1986, APR P IEEE INT C AC, P1173
[6]   PHYSICAL LIMITS IN DIGITAL ELECTRONICS [J].
KEYES, RW .
PROCEEDINGS OF THE IEEE, 1975, 63 (05) :740-767
[7]  
KUNG HT, 1982, IEEE COMPUT, V15, P37
[8]  
KUNG SY, 1982, P SOC PHOTO-OPT INST, V341, P53
[9]  
KUNG SY, 1984, P IEEE, V72, P867, DOI 10.1109/PROC.1984.12944
[10]  
LEISERSON CE, 1983, AREA EFFICIENT VLSI