RETIMING AND RESYNTHESIS - OPTIMIZING SEQUENTIAL NETWORKS WITH COMBINATIONAL TECHNIQUES

被引:51
作者
MALIK, S
SENTOVICH, EM
BRAYTON, RK
SANGIOVANNIVINCENTELLI, A
机构
[1] Department of Electrical Engineering and Computer Science, University of California, Berkeley, CA
基金
美国国家科学基金会;
关键词
D O I
10.1109/43.62793
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Sequential networks contain combinational logic blocks separated by registers. Application of combinational logic minimization techniques to the separate logic blocks results in improvement that is restricted by the placement of the registers; information about logical dependencies between blocks separated by registers is not utilized. Temporarily moving all the registers to the periphery of a network provides the combinational logic minimization tools with a global view of the logic. We propose a technique for optimizing a sequential network by moving the registers to the boundary of the network using an extension of retiming [8], [9], resynthesizing the combinational logic between the registers using existing logic minimization techniques, and replacing the registers throughout the network using retiming algorithms. © 1991 IEEE
引用
收藏
页码:74 / 84
页数:11
相关论文
共 17 条
[1]  
BOSTICK D, 1987, P INT C COMPUTER AID
[2]  
BRAYTON R, 1984, LOGIC MINIMIZATION A
[3]   MIS - A MULTIPLE-LEVEL LOGIC OPTIMIZATION SYSTEM [J].
BRAYTON, RK ;
RUDELL, R ;
SANGIOVANNIVINCENTELLI, A ;
WANG, AR .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (06) :1062-1081
[4]  
BRAYTON RK, 1989, P VLSI 89 INT C
[5]  
DEMICHELI G, COMMUNICATION
[6]   DECOMPOSITION AND FACTORIZATION OF SEQUENTIAL FINITE STATE MACHINES [J].
DEVADAS, S ;
NEWTON, AR .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1989, 8 (11) :1206-1217
[7]  
DEVADAS S, 1989, P SUTOMATION C
[8]  
LEISERSON C, 1983, 3RD P CALTECH C VLSI
[9]  
Leiserson C. E., 1981, 22nd Annual Symposium on Foundations of Computer Science, P23, DOI 10.1109/SFCS.1981.34
[10]  
LISANKE R, 1989, INT WORKSHOP LOGIC S