Temperature effect on hetero structure junctionless tunnel FET

被引:33
作者
Rahi, Shiromani Balmukund [1 ]
Ghosh, Bahniman [1 ,2 ]
Bishnoi, Bhupesh [1 ]
机构
[1] Indian Inst Technol Kanpur, Dept Elect Engn, Kanpur 208016, Uttar Pradesh, India
[2] Univ Texas Austin, Microelect Res Ctr, Austin, TX 78758 USA
关键词
TFET; subthreshold slope (SS); temperature effect; band-to-band tunneling;
D O I
10.1088/1674-4926/36/3/034002
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
For the first time, we investigate the temperature effect on AlGaAs/Si based hetero-structure junction-less double gate tunnel field effect transistor. Since junctionless tunnel FET is an alternative substitute device for ultra scaled deep-submicron CMOS technology, having very good device characteristics such as an improved subthreshold slope (< 60 mV/decade at 300 K) and very small static leakage currents. The improved subthreshold slope and static leakage current confirms that it will be helpful for the development of future low power switching circuits. The 2-D computer based simulation results show that OFF-state leakage current is almost temperature independent for the proposed device structure.
引用
收藏
页数:5
相关论文
共 29 条
[1]   Temperature dependence of the indirect energy gap in crystalline silicon [J].
Alex, V ;
Finkbeiner, S ;
Weber, J .
JOURNAL OF APPLIED PHYSICS, 1996, 79 (09) :6943-6946
[2]  
[Anonymous], 2013, ATLAS USER MANUAL, V246
[3]  
Arora N., 1992, MOSFET MODELING VLSI
[4]   Optimal design for a high performance H-JLTFET using HfO2 as a gate dielectric for ultra low power applications [J].
Asthana, Pranav Kumar ;
Ghosh, Bahniman ;
Rahi, Shiromani Bal Mukund ;
Goswami, Yogesh .
RSC ADVANCES, 2014, 4 (43) :22803-22807
[5]   High-Speed and Low-Power Ultradeep-Submicrometer III-V Heterojunctionless Tunnel Field-Effect Transistor [J].
Asthana, Pranav Kumar ;
Ghosh, Bahniman ;
Goswami, Yogesh ;
Tripathi, Ball Mukund Mani .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (02) :479-486
[6]   P-channel tunnel field-effect transistors down to sub-50 nm channel lengths [J].
Bhuwalka, KK ;
Born, M ;
Schindler, M ;
Schmidt, M ;
Sulima, T ;
Eisele, I .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (4B) :3106-3109
[7]  
Born M, 2006, IEEE 25 INT C MICR, V124
[8]   Double-gate tunnel FET with high-κ gate dielectric [J].
Boucart, Kathy ;
Mihai Ionescu, Adrian .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (07) :1725-1733
[9]   Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60 mV/dec [J].
Choi, Woo Young ;
Park, Byung-Gook ;
Lee, Jong Duk ;
Liu, Tsu-Jae King .
IEEE ELECTRON DEVICE LETTERS, 2007, 28 (08) :743-745
[10]   Junctionless Tunnel Field Effect Transistor [J].
Ghosh, Bahniman ;
Akram, Mohammad Waseem .
IEEE ELECTRON DEVICE LETTERS, 2013, 34 (05) :584-586