Test Generation for Crosstalk-Induced Delay Faults in VLSI Circuits UsingModified FAN Algorithm

被引:0
|
作者
Jayanthy, S. [1 ]
Bhuvaneswari, M. C. [2 ]
Sujitha, Keesarapalli [3 ]
机构
[1] Sri Ramakrishna Engn Coll, Dept ECE, Coimbatore 641022, Tamil Nadu, India
[2] PSG Coll Technol, EEE Dept, Coimbatore 641004, Tamil Nadu, India
[3] PSG Coll Technol, ME Appl Elect, Coimbatore 641004, Tamil Nadu, India
关键词
D O I
10.1155/2012/745861
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As design trends move toward nanometer technology, new problems due to noise effects lead to a decrease in reliability and performance of VLSI circuits. Crosstalk is one such noise effect which affects the timing behaviour of circuits. In this paper, an efficient Automatic Test Pattern Generation (ATPG) method based on a modified Fanout Oriented (FAN) to detect crosstalk-induced delay faults in VLSI circuits is presented. Tests are generated for ISCAS-85 and enhanced scan version of ISCAS 89 benchmark circuits. Experimental results demonstrate that the test program gives better fault coverage, less number of backtracks, and hence reduced test generation time for most of the benchmark circuits when compared to modified Path-Oriented Decision Making (PODEM) based ATPG. The number of transitions is also reduced thus reducing the power dissipation of the circuit.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] Genetic-algorithm-based test generation for current testing of bridging faults in CMOS VLSI circuits
    Lee, T
    Hajj, IN
    Rudnick, EM
    Patel, JH
    14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 456 - 462
  • [32] An algorithmic test generation method for crosstalk faults in synchronous sequential circuits
    Itazaki, N
    Matsumoto, Y
    Kinoshita, K
    SIXTH ASIAN TEST SYMPOSIUM (ATS'97), PROCEEDINGS, 1997, : 22 - 27
  • [33] Genetic Algorithm Based Test Pattern Generation for Multiple Stuck-at Faults and Test Power Reduction in VLSI Circuits
    Anita, J. P.
    Vanathi, P. T.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [34] Test generation for primitive path delay faults in combinational circuits
    Tekumalla, RC
    Menon, PR
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 636 - 641
  • [35] An enhanced test generator for capacitance induced crosstalk delay faults
    Sinha, A
    Gupta, SK
    Breuer, MA
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 174 - 177
  • [36] Test Vectors Generation for Crosstalk Coupling Delay Faults by Boolean Satisfiability
    Pan, Zhongliang
    Chen, Ling
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL AND INFORMATION TECHNOLOGIES FOR RAIL TRANSPORTATION: TRANSPORTATION, 2016, 378 : 239 - 247
  • [37] Efficient test generation algorithm for path delay faults
    Kim, MG
    Kang, SH
    ELECTRONICS LETTERS, 2000, 36 (01) : 13 - 14
  • [38] Test Method for Crosstalk Faults in VLSI Circuits Based on Multiple-valued Decision Diagrams
    Pan Zhongliang
    Chen Ling
    INFORMATION TECHNOLOGY FOR MANUFACTURING SYSTEMS, PTS 1 AND 2, 2010, : 641 - 646
  • [39] AN APPROACH TO THE ANALYSIS AND DETECTION OF CROSSTALK FAULTS IN DIGITAL VLSI CIRCUITS
    RUBIO, A
    ITAZAKI, N
    XU, XO
    KINOSHITA, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (03) : 387 - 395
  • [40] Efficient Test Generation with Maximal Crosstalk-Induced Noise using Unconstrained Aggressor Excitation
    Eggersgluess, Stephan
    Tille, Daniel
    Drechsler, Rolf
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 649 - 652