Test Generation for Crosstalk-Induced Delay Faults in VLSI Circuits UsingModified FAN Algorithm

被引:0
|
作者
Jayanthy, S. [1 ]
Bhuvaneswari, M. C. [2 ]
Sujitha, Keesarapalli [3 ]
机构
[1] Sri Ramakrishna Engn Coll, Dept ECE, Coimbatore 641022, Tamil Nadu, India
[2] PSG Coll Technol, EEE Dept, Coimbatore 641004, Tamil Nadu, India
[3] PSG Coll Technol, ME Appl Elect, Coimbatore 641004, Tamil Nadu, India
关键词
D O I
10.1155/2012/745861
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As design trends move toward nanometer technology, new problems due to noise effects lead to a decrease in reliability and performance of VLSI circuits. Crosstalk is one such noise effect which affects the timing behaviour of circuits. In this paper, an efficient Automatic Test Pattern Generation (ATPG) method based on a modified Fanout Oriented (FAN) to detect crosstalk-induced delay faults in VLSI circuits is presented. Tests are generated for ISCAS-85 and enhanced scan version of ISCAS 89 benchmark circuits. Experimental results demonstrate that the test program gives better fault coverage, less number of backtracks, and hence reduced test generation time for most of the benchmark circuits when compared to modified Path-Oriented Decision Making (PODEM) based ATPG. The number of transitions is also reduced thus reducing the power dissipation of the circuit.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] An efficient multi-objective genetic algorithm for low power testing of crosstalk delay faults in VLSI circuits
    Jayanthy, S.
    Bhuvaneswari, M.C.
    Advances in Modelling and Analysis B, 2011, 54 (1-2): : 28 - 48
  • [22] Reduction of target fault list for crosstalk-induced delay faults by using layout constraints
    Keller, KJ
    Takahashi, H
    Le, KT
    Saluja, KK
    Takamatsu, Y
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 242 - 247
  • [23] Test methods for crosstalk-induced delay and glitch faults in network-on-chip interconnects implementing asynchronous communication protocols
    Bengtsson, T.
    Kumar, S.
    Ubar, R. -J.
    Jutman, A.
    Peng, Z.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2008, 2 (06): : 445 - 460
  • [24] Test Generation for Open and Delay Faults in CMOS Circuits
    Wu, Cheng-Hung
    Lee, Kuen-Jong
    Reddy, Sudhakar M.
    2017 INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA), 2017, : 21 - 26
  • [25] Test Generation for Glitch Faults of Crosstalk Effects in Digital Circuits Based on Genetic Algorithm with Niche
    Pan Zhongliang
    Chen Ling
    INFORMATION TECHNOLOGY FOR MANUFACTURING SYSTEMS, PTS 1 AND 2, 2010, : 647 - 652
  • [26] TEST PATTERN GENERATION FOR CROSSTALK FAULTS CONSIDERING THE GATE DELAY
    ITAZAKI, N
    KINOSHITA, K
    NAITOH, H
    SYSTEMS AND COMPUTERS IN JAPAN, 1995, 26 (07) : 24 - 33
  • [27] Test pattern generation for crosstalk faults considering the gate delay
    Itazaki, Noriyoshi
    Kinoshita, Kozo
    Naitoh, Hisao
    Systems and Computers in Japan, 1995, 26 (07): : 24 - 33
  • [28] Scalable Optimal Test Patterns for Crosstalk-induced Faults on Deep Submicron Global Interconnects
    Chee, Yeow Meng
    Colbourn, Charles J.
    CODING AND CRYPTOLOGY, 2008, 4 : 80 - +
  • [29] Delay testing considering crosstalk-induced effects
    Krstic, A
    Liou, JJ
    Jiang, YM
    Cheng, KT
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 558 - 567
  • [30] Test generation for current testing of bridging faults in CMOS VLSI circuits
    Lee, T
    Hajj, IN
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 326 - 329