ASTRA - AN ASSOCIATIVE RISC-ARCHITECTURE

被引:0
作者
TAVANGARIAN, D [1 ]
BECK, M [1 ]
机构
[1] FERNUNIVGESAMTHSCH HAGEN,TECH INFORMAT 2,W-5800 HAGEN 1,GERMANY
来源
MICROPROCESSING AND MICROPROGRAMMING | 1990年 / 30卷 / 1-5期
关键词
D O I
10.1016/0165-6074(90)90215-U
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the architecture of a RISC processor which can be used especially for the implementation of various associative processing systems. The processor includes the significant components of a modern microprocessor for a single processor architecture and also some new architectural concepts, especially to support co-processor and multiprocessor architectures. The processor can be used in a monoprocessor architecture as a stand alone associative processor, as a controller for the design of associative processors with word or flag oriented CAM's, and with neural networks. Those memory systems can work as active or passive co-processors. The processor supports the realisation of new associative multiprocessor architectures or known architectures (e.g. PEPE, ASP, etc.) but with extended features. Especially the implementation of serial I/O ports allows the realisation of multidimensional associative architectures. Such associative processor systems are suitable perfectly well for applications in the field of AI, CAD, pattern recognition, etc. © 1989.
引用
收藏
页码:41 / 48
页数:8
相关论文
共 50 条
  • [21] Associative architecture for image processing
    Adar, R
    Akerib, A
    [J]. PARALLEL AND DISTRIBUTED METHODS FOR IMAGE PROCESSING, 1997, 3166 : 232 - 240
  • [22] ASSOCIATIVE PROCESSOR ARCHITECTURE - SURVEY
    YAU, SS
    FUNG, HS
    [J]. COMPUTING SURVEYS, 1977, 9 (01) : 3 - 27
  • [23] Dynamic Branch Prediction Modeller for RISC Architecture
    Arora, Harsh
    Kotecha, Sagar
    Samyal, Romil
    [J]. 2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 397 - 401
  • [24] THE RISC-II MICRO-ARCHITECTURE
    KATEVENIS, MGH
    SHERBURNE, RW
    PATTERSON, DA
    SEQUIN, CH
    [J]. JOURNAL OF VLSI AND COMPUTER SYSTEMS, 1984, 1 (02): : 138 - 152
  • [25] THE D-RISC - AN ARCHITECTURE FOR USE IN MULTIPROCESSORS
    CLARKE, TJW
    [J]. LECTURE NOTES IN COMPUTER SCIENCE, 1987, 274 : 16 - 33
  • [26] A VARIABLE-LENGTH RISC EMBEDDED ARCHITECTURE
    MCCARTNEY, D
    [J]. ELECTRONIC PRODUCT DESIGN, 1995, 16 (04): : 39 - &
  • [27] IBM RISC SYSTEM 6000 - ARCHITECTURE AND PERFORMANCE
    OEHLER, RR
    BLASGEN, MW
    [J]. IEEE MICRO, 1991, 11 (03) : 14 - &
  • [28] DOES THE WORLD NEED ANOTHER RISC ARCHITECTURE
    MYRVAAGNES, R
    [J]. ELECTRONIC PRODUCTS MAGAZINE, 1992, 34 (11): : 17 - 18
  • [29] Efficient Cryptography on the RISC-V Architecture
    Stoffelen, Ko
    [J]. PROGRESS IN CRYPTOLOGY - LATINCRYPT 2019, 2019, 11774 : 323 - 340
  • [30] DESIGN OF AN OPTIMIZED COMPUTER ARCHITECTURE - BEYOND RISC
    TIEDJE, K
    SLOAN, M
    [J]. CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 172 - 176