Towards a Design Space Exploration Methodology for System-on-Chip

被引:0
作者
Chariete, A. [1 ]
Bakhouya, M. [2 ]
Gaber, J. [1 ]
Wack, M. [1 ]
机构
[1] Univ Technol Belfort Montbeliard, Rue Thierry Mieg, F-90010 Belfort, France
[2] Int Univ Rabat, Sala El Jadida 11100, Morocco
关键词
System-on-Chip; On-chip interconnect; simulation; performance evaluation; design-space exploration;
D O I
10.2478/cait-2014-0008
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper provides an overview of a design space exploration methodology for customizing or tuning a candidate OCI architecture, given a resources budget and independent of a particular application traffic pattern. Three main approaches are introduced. The first approach allows customizing the OnChip Interconnect by adding strategic long-rang links, while the second consists in customizing the buffer sizes at each switch according to the traffic. The third approach uses a feedback control-based mechanism for dynamic congestion avoidance. Some results are presented to shed more light on the usefulness of these approaches for System-on-Chip design.
引用
收藏
页码:101 / 111
页数:11
相关论文
共 50 条
  • [41] Design and Analysis of Power Integrity in Deep Submicron System-on-Chip Circuits
    L.-R. Zheng
    H. Tenhunen
    Analog Integrated Circuits and Signal Processing, 2002, 30 : 15 - 29
  • [42] Design-Time Energy Optimization for Asymmetric Multiprocessor System-on-Chip
    Yun, Yonghee
    Kim, Young Hwan
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 143 - 144
  • [43] Design space exploration and prototyping for on-chip multimedia applications
    Lee, Hyung Gyu
    Ogras, Umit Y.
    Marculescu, Radu
    Chang, Naehyuck
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 137 - +
  • [44] Chip Multiprocessor Design Space Exploration through Statistical Simulation
    Genbrugge, Davy
    Eeckhout, Lieven
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (12) : 1668 - 1681
  • [45] Programmable RF System for RF System-on-Chip
    Ryu, Jee-Youl
    Kim, Sung-Woo
    Lee, Dong-Hyun
    Park, Seung-Hun
    Lee, Jung-Hoon
    Ha, Deock-Ho
    Kim, Seung-Un
    COMMUNICATION AND NETWORKING, PT II, 2010, 120 : 316 - 320
  • [46] On-chip interconnect schemes for reconfigurable system-on-chip
    Lee, AS
    Bergmann, NW
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 442 - 453
  • [47] A GA-based design space exploration framework for parameterized system-on-a-chip platforms
    Ascia, G
    Catania, V
    Palesi, M
    IEEE TRANSACTIONS ON EVOLUTIONARY COMPUTATION, 2004, 8 (04) : 329 - 346
  • [48] A generic architecture model based-methodology for an efficient design of hardware/software application-specific multiprocessor System-on-Chip
    Zergainoh, NE
    Baghdadi, A
    Jerraya, AA
    ANNALS OF TELECOMMUNICATIONS, 2004, 59 (7-8) : 784 - 806
  • [49] A System-On-Chip FPGA Design for Real-Time Traffic Signal Recognition System
    Zhou, Yuteng
    Chen, Zhilu
    Huang, Xinming
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1778 - 1781
  • [50] HIBI Communication Network for System-on-Chip
    Erno Salminen
    Tero Kangas
    Timo D. Hämäläinen
    Jouni Riihimäki
    Vesa Lahtinen
    Kimmo Kuusilinna
    Journal of VLSI signal processing systems for signal, image and video technology, 2006, 43 : 185 - 205