Towards a Design Space Exploration Methodology for System-on-Chip

被引:0
作者
Chariete, A. [1 ]
Bakhouya, M. [2 ]
Gaber, J. [1 ]
Wack, M. [1 ]
机构
[1] Univ Technol Belfort Montbeliard, Rue Thierry Mieg, F-90010 Belfort, France
[2] Int Univ Rabat, Sala El Jadida 11100, Morocco
关键词
System-on-Chip; On-chip interconnect; simulation; performance evaluation; design-space exploration;
D O I
10.2478/cait-2014-0008
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper provides an overview of a design space exploration methodology for customizing or tuning a candidate OCI architecture, given a resources budget and independent of a particular application traffic pattern. Three main approaches are introduced. The first approach allows customizing the OnChip Interconnect by adding strategic long-rang links, while the second consists in customizing the buffer sizes at each switch according to the traffic. The third approach uses a feedback control-based mechanism for dynamic congestion avoidance. Some results are presented to shed more light on the usefulness of these approaches for System-on-Chip design.
引用
收藏
页码:101 / 111
页数:11
相关论文
共 50 条
  • [21] Static Fault Analysis for Resilient System-on-Chip Design
    Lee, Seong Mo
    Lee, Seung Eun
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 5 - 6
  • [22] Design and Implementation of an OpenRISC System-on-Chip with an Encryption Peripheral
    Akcay, Latif
    Tukel, Mehmet
    Ors, Berna
    2017 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2017,
  • [23] Teaching system-on-chip design at Technical University of Lodz
    Napieralski, A
    Janicki, M
    Jablonski, G
    EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2003, : 30 - 39
  • [24] System-on-chip design and its transfer to microelectronics education
    Charlot, F
    MICROELECTRONICS EDUCATION, 2000, : 19 - 22
  • [25] Reliable network-on-chip design for multi-core system-on-chip
    Kuei-Chung Chang
    The Journal of Supercomputing, 2011, 55 : 86 - 102
  • [26] Reliable network-on-chip design for multi-core system-on-chip
    Chang, Kuei-Chung
    JOURNAL OF SUPERCOMPUTING, 2011, 55 (01) : 86 - 102
  • [27] V-SAT: A visual specification and analysis tool for system-on-chip exploration
    Khare, A
    Halambi, A
    Savoiu, N
    Grun, P
    Dutt, N
    Nicolau, A
    JOURNAL OF SYSTEMS ARCHITECTURE, 2001, 47 (3-4) : 263 - 275
  • [28] Design of an Advanced System-on-Chip Architecture for Chaotic Image Encryption
    Lima, Arthur M.
    Nardo, Lucas G.
    Nepomuceno, Erivelton
    Arias-Garcia, Janier
    Yudi, Jones
    2023 36TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI, 2023, : 71 - 76
  • [29] A Correlation-based Design Space Exploration Methodology for Multi-Processor Systems-on-Chip
    Mariani, Giovanni
    Palermo, Gianluca
    Zaccaria, Vittorio
    Brankovic, Aleksandar
    Jovic, Jovana
    Silvano, Cristina
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 120 - 125
  • [30] High-level crosstalk defect simulation methodology for system-on-chip interconnects
    Bai, XL
    Dey, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (09) : 1355 - 1361