A new high voltage SOI LDMOS with triple RESURF structure

被引:7
作者
Hu Xiarong [1 ]
Zhang Bo [1 ]
Luo Xiaorong [1 ]
Yao Guoliang [1 ]
Chen Xi [1 ]
Li Zhaoji [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Sichuan, Peoples R China
基金
中国国家自然科学基金;
关键词
SOI LDMOS; double resurf; triple resurf; REBULF; breakdown voltage;
D O I
10.1088/1674-4926/32/7/074006
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A novel triple RESURF (T-resurf) SOILDMOS structure is proposed. This structure has a P-type buried layer. Firstly, the depletion layer can extend on both sides of the P-buried layer, serving as a triple RESURF and leading to a high drift doping and a low on-resistance. Secondly, at a high doping concentration of the drift region, the P-layer can reduce high bulk electric field in the drift region and enhance the vertical electric field at the drain side, which results in uniform bulk electric field distributions and an enhanced BV. The proposed structure is used in SOI devices for the first time. The T-resurf SOI LDMOS with BV = 315 V is obtained by simulation on a 6 mu m-thick SOI layer over a 2 mu m-thick buried oxide layer, and its R-sp is reduced from 16.5 to 13.8 m Omega center dot cm(2) in comparison with the double RESURF (D-resurf) SOI LDMOS. When the thickness of the SOI layer increases, T-resurf SOI LDMOS displays a more obvious effect on the enhancement of BV2/R-on. It reduces R-sp by 25% in 400 V SOI LDMOS and by 38% in 550 V SOI LDMOS compared with the D-resurf structure.
引用
收藏
页数:4
相关论文
共 10 条
  • [1] Banerjee S, 2010, PROC INT SYMP POWER, P269
  • [2] Longitudinal junction termination technique by multiple floating buried-layers for LDMOST
    Cheng, J. B.
    Zhang, B.
    Li, Z. J.
    [J]. ELECTRONICS LETTERS, 2008, 44 (15) : 933 - 935
  • [3] A novel 1200-V LDMOSFET with floating buried layer in substrate
    Cheng, Jianbing
    Zhang, Bo
    Li, Zhaoji
    [J]. IEEE ELECTRON DEVICE LETTERS, 2008, 29 (06) : 645 - 647
  • [4] Disney DR, 2001, ISPSD'01: PROCEEDINGS OF THE 13TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, P399, DOI 10.1109/ISPSD.2001.934638
  • [5] Guo Y.F., 2005, J SEMICONDUCTORS, V26, P764
  • [6] Hossain Z, 2002, PROCEEDINGS OF THE 14TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, P137
  • [7] Hua T T, 2010, P ICSICT, P1850
  • [8] Design and optimization of double-RESURF high-voltage lateral devices for a manufacturable process
    Imam, M
    Hossain, Z
    Quddus, M
    Adams, J
    Hoggatt, C
    Ishiguro, T
    Nair, R
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (07) : 1697 - 1701
  • [9] Partial SOI Power LDMOS With a Variable Low-k Dielectric Buried Layer and a Buried P Layer
    Luo, Xiaorong
    Udrea, Florin
    Wang, Yuangang
    Yao, Guoliang
    Liu, Yong
    [J]. IEEE ELECTRON DEVICE LETTERS, 2010, 31 (06) : 594 - 596
  • [10] Zhang Bo, 2006, Chinese Journal of Semiconductors, V27, P730