FFT ARCHITECTURE FOR WSI WITH CONCURRENT ERROR-DETECTION AND FAULT LOCATION

被引:0
作者
LOMBARDI, F
SHEN, YN
MUZIO, J
机构
[1] UNIV VICTORIA,DEPT COMP SCI,VICTORIA V8W 2Y2,BC,CANADA
[2] UNIV VICTORIA,DEPT COMP SCI,VICTORIA V8W 2Y2,BC,CANADA
来源
IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES | 1992年 / 139卷 / 01期
关键词
FAST FOURIER TRANSFORM; FAULT DETECTION; FAULT LOCATION; INTEGRATION TECHNOLOGY;
D O I
10.1049/ip-e.1992.0003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The paper presents a new approach for concurrent error detection in homogeneous VLSI/WSI architectures for the computation of the complex N-point Fast Fourier transform (FFT). The proposed approach is based on the relationship between the computations of cells at a given point distance. This relationship is analysed with respect to functional and physical faults. It is proved that a 100% probability of detection is possible. Overhead issues for hardware and timing are addressed. It is proved that hardware overhead is 50% compared to a fault intolerant complex 2-point implementation. Fault detection can be accommodated online and on a component basis (multiplier or adder/subtractor); full fault location is accomplished by a roving technique, which utilises a reconfiguration approach at no significant time overhead. The proposed technique can be accommodated efficiently in a homogeneous layout for WSI implementation. A two-phase reconfiguration policy for the proposed architecture is presented. It is proved that switching and routing overhead are modest, while achieving a significant reliability improvement over previous approaches.
引用
收藏
页码:13 / 20
页数:8
相关论文
共 31 条
[1]  
BUTNER SE, 1982, CSL211 STANF U TECHN
[2]  
CHATTERJEE A, 1987, P IEEE FTCS, V17, P284
[3]  
CHENG WT, 1987, IEEE T C, V39, P891
[4]   A FAULT-TOLERANT FFT PROCESSOR [J].
CHOI, YH ;
MALEK, M .
IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (05) :617-621
[5]   AN ALGORITHM FOR MACHINE CALCULATION OF COMPLEX FOURIER SERIES [J].
COOLEY, JW ;
TUKEY, JW .
MATHEMATICS OF COMPUTATION, 1965, 19 (90) :297-&
[6]   C-TESTABILITY OF TWO-DIMENSIONAL ITERATIVE ARRAYS [J].
ELHUNI, H ;
VERGIS, A ;
KINNEY, L .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1986, 5 (04) :573-581
[7]  
GALIAY J, 1980, IEEE T COMPUT, V29, P527, DOI 10.1109/TC.1980.1675614
[8]  
GARVERICK SL, 1983, P IEEE CUSTOM INTEGR, P244
[9]  
Gary Michael R., 1979, COMPUTERS INTRACTABI
[10]  
GONDRAN M, 1984, GRAPHS ALGORITHMS