High figure-of-merit SOI power LDMOS for power integrated circuits

被引:16
作者
Singh, Yashvir [1 ]
Rawat, Rahul Singh [1 ]
机构
[1] GB Pant Engn Coll, Dept Elect & Commun Engn, Pauri Garhwal 246194, Uttarakhand, India
来源
ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH | 2015年 / 18卷 / 02期
关键词
Power LDMOS; SOI; Breakdown voltage; On-resistance; Figure-of-merit;
D O I
10.1016/j.jestch.2014.10.004
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The structural modifications in the conventional power laterally diffused metal-oxide-semiconductor field-effect transistor (LDMOS) are carried out to improve the breakdown voltage, on-resistance, gate charge and figure-of-merits of the device with reduced cell pitch. The modified device has planer structure implemented on silicon-on-insulator which is suitable for low to medium voltage power integrated circuits. The proposed LDMOS consists of two gate electrodes placed vertically in two separate trenches build in the drift region and single source and drain contacts are taken on the top. The trench structure reduces the electric field inside the drift region and allow increased drift layer doping concentration leading to higher breakdown voltage, lower specific on-resistance, reduced gate-drain charge, and substantial improvement in the figure-of-merits. Using two-dimensional simulations, the performance of the proposed LDMOS is optimized and results are compared with the conventional LDMOS. Our simulation results show that the proposed device exhibits 110% higher breakdown voltage, 40% reduction in cell pitch, 19% lower specific on-resistance, 30% lower gate-to-drain charge leading to 5.5 times improvement in Baliga's figure-of-merit and 43% reduction in dynamic figure-of-merit over the conventional device. (C) 2014 Karabuk University. Production and hosting by Elsevier B.V.
引用
收藏
页码:141 / 149
页数:9
相关论文
共 12 条
  • [1] [Anonymous], 2010, ATL US MAN
  • [2] The thin SOI TGLDMOS transistor:: a suitable power structure for low voltage applications
    Cortes, I.
    Fernandez-Martinez, P.
    Flores, D.
    Hidalgo, S.
    Rebollo, J.
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2007, 22 (10) : 1183 - 1188
  • [3] Ellinger F., 2008, RADIO FREQUENCY INTE, P113
  • [4] Reduced On Resistance in LDMOS Devices by Integrating Trench Gates Into Planar Technology
    Erlbacher, Tobias
    Bauer, Anton J.
    Frey, Lothar
    [J]. IEEE ELECTRON DEVICE LETTERS, 2010, 31 (05) : 464 - 466
  • [5] A high-density low on-resistance trench lateral power MOSFET with a trench bottom source contact
    Fujishima, N
    Sugi, A
    Kajiwara, S
    Matsubara, K
    Nagayasu, Y
    Salama, CAT
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (08) : 1462 - 1468
  • [6] Low ON-Resistance SOI Dual-Trench-Gate MOSFET
    Luo, Xiaorong
    Lei, T. F.
    Wang, Y. G.
    Yao, G. L.
    Jiang, Y. H.
    Zhou, K.
    Wang, P.
    Zhang, Z. Y.
    Fan, Jie
    Wang, Q.
    Ge, R.
    Zhang, Bo
    Li, Zhaoji
    Udrea, Florin
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (02) : 504 - 509
  • [7] Rashid M. H., 2010, POWER ELECT HDB
  • [8] RF transistors: Recent developments and roadmap toward terahertz applications
    Schwierz, Frank
    Liou, Juin J.
    [J]. SOLID-STATE ELECTRONICS, 2007, 51 (08) : 1079 - 1091
  • [9] A Lateral Trench Dual Gate Power MOSFET on Thin SOI for Improved Performance
    Singh, Yashvir
    Punetha, Mayank
    [J]. ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2013, 2 (07) : Q113 - Q117
  • [10] RESURF LDMOSFET with a trench for SOI power integrated circuits
    Son, WS
    Sohn, YH
    Choi, SY
    [J]. MICROELECTRONICS JOURNAL, 2004, 35 (05) : 393 - 400