A PETRI NET CONTROL UNIT FOR HIGH-SPEED MODULAR SIGNAL PROCESSORS

被引:2
|
作者
BROFFERIO, SC
机构
[1] Polytechnic of Milan, Italy, Polytechnic of Milan, Italy
关键词
COMPUTER SYSTEMS; DIGITAL - Real Time Operation - MATHEMATICAL TECHNIQUES - Graph Theory;
D O I
10.1109/TCOM.1987.1096819
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A hierarchical representation of digital signal processing algorithms suitable for real-time implementations is presented. Petri net models are used to demonstrate very possible operating parallelism in their graphical expression, the marked Petri graph. Moreover, a hierarchical algorithm execution control based on delayed Petri graphs is presented. A strictly modular system architecture suitable for VLSI implementation and data-driven processing is reviewed in its main components. The algorithm representation is then applied to the design of the control part of the system modules. Details at the logic level of the controllers for an array of digital signal processors are presented as an application of the proposed methodology.
引用
收藏
页码:577 / 583
页数:7
相关论文
共 50 条
  • [21] PROLOG TO - HIGH-SPEED DIGITAL SIGNAL-PROCESSING AND CONTROL
    LIKOUREZOS, G
    PROCEEDINGS OF THE IEEE, 1992, 80 (02) : 238 - 239
  • [22] Development of a high-speed rail transmission system using digital signal processors for railway signalling
    Mochizuki, H.
    Takahashi, S.
    Nakamura, H.
    Nishida, S.
    Ishikawa, R.
    COMPUTERS IN RAILWAYS XI: COMPUTER SYSTEM DESIGN AND OPERATION IN THE RAILWAY AND OTHER TRANSIT SYSTEMS, 2008, 103 : 295 - +
  • [23] A HIGH-SPEED TOW-NET
    GAULD, DT
    BAGENAL, TB
    NATURE, 1951, 168 (4273) : 523 - 523
  • [24] High-speed tabular processors operating with informational codes
    Basiladze, S.G.
    Pribory i Tekhnika Eksperimenta, 1993, (06): : 91 - 100
  • [25] Data flow architecture for high-speed optical processors
    Bauchert, KA
    Serati, SA
    OPTICAL PATTERN RECOGNITION IX, 1998, 3386 : 50 - 58
  • [26] High Speed Vedic Multiplier for Digital Signal Processors
    Pushpangadan, Ramesh
    Sukumaran, Vineeth
    Innocent, Rino
    Sasikumar, Dinesh
    Sundar, Vaisak
    IETE JOURNAL OF RESEARCH, 2009, 55 (06) : 282 - 286
  • [27] An innovative scheduling scheme for high-speed network processors
    Papaefstathiou, L
    Leligou, HC
    Orphanoudakis, T
    Kornaros, G
    Zervos, N
    Konstantoulakis, G
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 93 - 96
  • [28] Harnessing multicore processors for high-speed secure transfer
    Bresnahan, John
    Kettimuthu, Rajkumar
    Link, Mike
    Foster, Ian
    2007 HIGH-SPEED NETWORKS WORKSHOP, 2007, : 56 - 59
  • [29] High-speed, low-energy boost for processors
    不详
    PROFESSIONAL ENGINEERING, 2006, 19 (16) : 52 - 52
  • [30] Design method of high-speed robot fruit-milk packaging line based on Petri net
    Mei, J. (ppm@tju.edu.cn), 1600, Tianjin University (47):