A 12-B 5-MSAMPLE/S 2-STEP CMOS A/D CONVERTER

被引:33
作者
RAZAVI, B [1 ]
WOOLEY, BA [1 ]
机构
[1] STANFORD UNIV,CTR INTEGRATED SYST,STANFORD,CA 94305
关键词
D O I
10.1109/4.173092
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Two-step flash architectures are an effective means of realizing high-speed, high-resolution analog-to-digital converters (ADC's) because they can be implemented without the need for operational amplifiers having either high gain or a large output swing. Moreover, with conversion rates approaching half those of fully parallel designs, such half-flash architectures provide both a relatively small input capacitance and low power dissipation. This paper describes the design of a 12-b, 5-Msample/s A/D converter that is based on a two-step flash topology and has been integrated in a 1-mum CMOS technology. Configured as a fully differential circuit, the converter performs a 7-b coarse flash conversion followed by a 6-b fine flash conversion. Both analog and digital error correction are used to achieve a resolution of 12 b. The converter dissipates only 200 mW from a single 5-V supply and occupies an area of 2.5 mm x 3.7 mm.
引用
收藏
页码:1667 / 1678
页数:12
相关论文
共 14 条
[1]   SIMULATING AND TESTING OVERSAMPLED ANALOG-TO-DIGITAL CONVERTERS [J].
BOSER, BE ;
KARMANN, KP ;
MARTIN, H ;
WOOLEY, BA .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (06) :668-674
[2]   MONOLITHIC EXPANDABLE 6-BIT 20-MHZ CMOS-SOS A-D CONVERTER [J].
DINGWALL, AGF .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1979, 14 (06) :926-932
[3]   FULL-SPEED TESTING OF A/D CONVERTERS [J].
DOERNBERG, J ;
LEE, HS ;
HODGES, DA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) :820-827
[4]   A 10-BIT 5-MSAMPLE/S CMOS 2-STEP FLASH ADC [J].
DOERNBERG, J ;
GRAY, PR ;
HODGES, DA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) :241-249
[5]  
Horna O. A., 1972, COMSAT Technical Review, V2, P39
[6]   A 12-BIT 1-MHZ 2-STEP FLASH ADC [J].
KERTH, DA ;
SOOCH, NS ;
SWANSON, EJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) :250-255
[7]   A PIPELINED 5-MSAMPLE/S 9-BIT ANALOG-TO-DIGITAL CONVERTER [J].
LEWIS, SH ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) :954-961
[8]  
LIOU TI, 1989, MAY P VLSI TECH S, P37
[9]   ALL-MOS CHARGE REDISTRIBUTION ANALOG-TO-DIGITAL CONVERSION TECHNIQUES .1. [J].
MCCREARY, JL ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1975, 10 (06) :371-379
[10]   DESIGN TECHNIQUES FOR HIGH-SPEED, HIGH-RESOLUTION COMPARATORS [J].
RAZAVI, B ;
WOOLEY, BA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) :1916-1926