VLSI ARCHITECTURES FOR HIGH-SPEED RANGE ESTIMATION

被引:1
|
作者
SASTRY, R
RANGANATHAN, N
JAIN, RC
机构
[1] UNIV S FLORIDA,DEPT COMP SCI & ENGN,CTR MICROELECTR RES,TAMPA,FL 33620
[2] UNIV CALIF SAN DIEGO,DEPT ELECT & COMP ENGN,LA JOLLA,CA 92093
基金
美国国家科学基金会;
关键词
RANGE ESTIMATION; IMAGE PROCESSING; VERY LARGE SCALE INTEGRATION (VLSI) IMPLEMENTATION; INTENSITY GRADIENT; SYSTOLIC ALGORITHM; SPECIAL PURPOSE ARCHITECTURE; HARDWARE ALGORITHM;
D O I
10.1109/34.406655
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Depth recovery from gray-scale images is an important topic in the field of computer and robot vision. Intensity gradient analysis (IGA) is a robust technique for inferring depth information from a sequence of images acquired by a sensor undergoing translational motion. IGA obviates the need for explicitly solving the correspondence problem and hence is an efficient technique for range estimation. Many applications require real time processing at very high frame rates. The design of special purpose hardware could significantly speed up the computations in IGA. In this paper, we propose two VLSI architectures for high-speed range estimation based on IGA. The architectures fully utilize the principles of pipelining and parallelism in order to obtain high speed and throughput The designs are conceptually simple and suitable for implementation in VLSI.
引用
收藏
页码:894 / 899
页数:6
相关论文
共 50 条
  • [1] VLSI architectures for high-speed MAP decoders
    Worm, A
    Lamm, H
    Wehn, N
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 446 - 453
  • [2] High-speed VLSI architectures for the AES algorithm
    Zhang, XM
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (09) : 957 - 967
  • [3] HIGH-SPEED PARALLEL VLSI ARCHITECTURES FOR IMAGE DECORRELATION
    ACHARYA, T
    MUKHERJEE, A
    INTERNATIONAL JOURNAL OF PATTERN RECOGNITION AND ARTIFICIAL INTELLIGENCE, 1995, 9 (02) : 343 - 365
  • [4] HIGH-SPEED VLSI ARCHITECTURES FOR HUFFMAN AND VITERBI DECODERS
    PARHI, KK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1992, 39 (06) : 385 - 391
  • [5] High-Speed Algorithms and Architectures for Range Reduction Computation
    Jaime, Francisco J.
    Sanchez, Miguel A.
    Hormigo, Javier
    Villalba, Julio
    Zapata, Emilio L.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (03) : 512 - 516
  • [6] HIGH-SPEED VLSI ARCHITECTURES FOR SOFT-OUTPUT VITERBI DECODING
    JOERESSEN, OJ
    VAUPEL, M
    MEYR, H
    JOURNAL OF VLSI SIGNAL PROCESSING, 1994, 8 (02): : 169 - 181
  • [7] High-speed VLSI architectures for soft-output Viterbi decoding
    Joeressen, Olaf J.
    Vaupel, Martin
    Meyr, Heinrich
    Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 1994, 8 (02): : 169 - 181
  • [8] VLSI ARCHITECTURES FOR HIGH-SPEED AND FLEXIBLE 2-DIMENSIONAL DIGITAL-FILTERS
    CHOU, CH
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1991, 39 (11) : 2515 - 2523
  • [9] A HIGH-SPEED PROTOCOL CONTROL VLSI
    AKAIKE, T
    ISHIKAWA, K
    ICHIKAWA, H
    AOKI, M
    SUGIHARA, S
    NTT REVIEW, 1992, 4 (05): : 56 - 60
  • [10] HIGH-SPEED DRAMS WITH INNOVATIVE ARCHITECTURES
    OHSHIMA, S
    FURUYAMA, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (08) : 1303 - 1315