A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS

被引:6
作者
Lu Yuxiao [1 ]
Sun Lu [1 ]
Li Zhe [1 ]
Zhou Jianjun [1 ]
机构
[1] Shanghai Jiao Tong Univ, CARFIC, Shanghai 200240, Peoples R China
关键词
SAR ADC; asynchronous clock; SAR logic; Bootstrapped switch;
D O I
10.1088/1674-4926/35/4/045009
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper demonstrates a single-channel 10-bit 160 MS/s successive-approximation-register (SAR) analog-to-digital converter (ADC) in 65 nm CMOS process with a 1.2 V supply voltage. To achieve high speed, a new window-opening logic based on the asynchronous SAR algorithm is proposed to minimize the logic delay, and a partial set-and-down DAC with binary redundancy bits is presented to reduce the dynamic comparator offset and accelerate the DAC settling. Besides, a new bootstrapped switch with a pre-charge phase is adopted in the track and hold circuits to increase speed and reduce area. The presented ADC achieves 52.9 dB signal-to-noise distortion ratio and 65 dB spurious-free dynamic range measured with a 30 MHz input signal at 160 MHz clock. The power consumption is 9.5 mW and a core die area of 250 x 200 mu m(2) is occupied.
引用
收藏
页数:8
相关论文
共 16 条
[1]  
Alpman Erkan, 2009, 2009 IEEE International Solid-State Circuits Conference (ISSCC 2009), P76, DOI 10.1109/ISSCC.2009.4977315
[2]  
Cao Z., 2008, IEEE ISSCC, P542, DOI DOI 10.1109/ISSCC.2008.4523297.
[3]  
Chun-Cheng Liu, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P386, DOI 10.1109/ISSCC.2010.5433970
[4]   A 480 mW 2.6 GS/s 10b Time-Interleaved ADC With 48.5 dB SNDR up to Nyquist in 65 nm CMOS [J].
Doris, Kostas ;
Janssen, Erwin ;
Nani, Claudio ;
Zanikopoulos, Athon ;
van der Weide, Gerard .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) :2821-2833
[5]  
Hong HK, 2012, IEEE CUST INTEGR CIR
[6]  
HUBER DJ, 2007, ISSCC, P454
[7]  
Jeon YD, 2010, IEEE CUST INTEGR CIR
[8]   A Single-Channel, 1.25-GS/s, 6-bit, 6.08-mW Asynchronous Successive-Approximation ADC With Improved Feedback Delay in 40-nm CMOS [J].
Jiang, Tao ;
Liu, Wing ;
Zhong, Freeman Y. ;
Zhong, Charlie ;
Hu, Kangmin ;
Chiang, Patrick Yin .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (10) :2444-2453
[9]  
Jun M, 2013, J SEMICONDUCTORS, V34
[10]  
Kull L, 2013, ISSCC DIG TECH PAP I, V56, P468, DOI 10.1109/ISSCC.2013.6487818