A Generic Three-Sided Rearrangeable Switching Network for Polygonal FPGA Design

被引:0
作者
Yen, Mao-Hsu [1 ]
Yu, Chu [2 ]
Liao, Horng-Ru [3 ]
Hsieh, Chin-Fa [3 ]
机构
[1] Natl Taiwan Ocean Univ, Dept Comp Sci & Informat Engn, Keelung 20224, Taiwan
[2] Natl Ilan Univ, Dept Elect Engn, 1,Sec 1,Shen Lung Rd, Ilan 260, Taiwan
[3] China Univ Sci & Technol, Dept Elect Engn, Taipei 115, Taiwan
关键词
D O I
10.1155/2013/103473
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a new Polygonal Field Programmable Gate Array (PFPGA) that consists any logic blocks interconnected by a generic three-stage three-sided rearrangeable polygonal switching network (PSN). The main component of this PSN consists of a polygonal switch block interconnected by crossbars. In comparing our PSN with a three-stage three-sided clique-based (Xilinx 4000-like FPGAs) (Palczewski; 1992) switching network of the same size and with the same number of switches, we find that the three-stage three-sided clique-based switching network is not rearrangeable. Also, the effects of the rearrangeable structure and the number of terminals on the network switch efficiency are explored and a proper set of parameters is determined to minimize the number of switches. Moreover, we explore the effect of the PSN structure and granularity of cluster logic blocks on the switch efficiency of PFPGA. Experiments on benchmark circuits show that switches and speed performance are significantly improved. Based on experiment results, we can determine the parameters of PFPGA for the VLSI implementation.
引用
收藏
页数:15
相关论文
共 22 条
  • [1] Benes Vaclav E, 1962, BELL SYST TECH J, V41, P1481
  • [2] Cluster-based logic blocks for FPGAs: Area-efficiency vs. input sharing and size
    Betz, V
    Rose, J
    [J]. PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 551 - 554
  • [3] Brown S., 1992, FIELD PROGRAMMABLE G
  • [4] Chang Yao-Wen, 1996, ACM T DES AUTOMAT EL, V1, P80
  • [5] Reduction design for generic universal switch blocks
    Fan, HB
    Liu, JP
    Wu, YL
    Wong, CK
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2002, 7 (04) : 526 - 546
  • [6] An embedded, FPGA-based computer graphics coprocessor with native geometric algebra support
    Franchini, Silvia
    Gentile, Antonio
    Sorbello, Filippo
    Vassallo, Giorgio
    Vitabile, Salvatore
    [J]. INTEGRATION-THE VLSI JOURNAL, 2009, 42 (03) : 346 - 355
  • [7] SINGLE SIDED SWITCHING-NETWORKS
    GORDON, J
    SRIKANTHAN, S
    [J]. ELECTRONICS LETTERS, 1990, 26 (04) : 248 - 250
  • [8] LEMIEUX GG, 1993, P ACM SIGDA PHYS DES, P215
  • [9] A GREEDY SWITCH-BOX ROUTER
    LUK, WK
    [J]. INTEGRATION-THE VLSI JOURNAL, 1985, 3 (02) : 129 - 149
  • [10] SWITCH BOX ROUTING - A RETROSPECTIVE
    MAREKSADOWSKA, M
    [J]. INTEGRATION-THE VLSI JOURNAL, 1992, 13 (01) : 39 - 65