VARIABILITY ANALYSIS OF 6T AND 7T SRAM CELL IN SUB-45NM TECHNOLOGY

被引:13
作者
Islam, Aminul [1 ]
Hassan, Mohd. [2 ]
机构
[1] Deemed Univ, Birla Inst Technol, Dept Elect & Commun Engn, Ranchi, Jharkhand, India
[2] Aligarh Muslim Univ, Zakir Husain Coll Engn & Technol, Dept Elect Engn, Aligarh, Uttar Pradesh, India
来源
IIUM ENGINEERING JOURNAL | 2011年 / 12卷 / 01期
关键词
Cell ratio; Pull-up ratio; Static noise margin (SNM); Read access time; Write access time; Static random access memory (SRAM); Drain-induced barrier lowering (DIBL);
D O I
10.31436/iiumej.v12i1.25
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper analyses standard 6T and 7T SRAM (static random access memory) cell in light of process, voltage and temperature (PVT) variations to verify their functionality and robustness. The 7T SRAM cell consumes higher hold power due to its extra cell area required for its functionality constraint. It shows 60% improvement in static noise margin (SNM), 71.4% improvement in read static noise margin (RSNM) and 50% improvement in write static noise margin (WSNM). The 6T cell outperforms 7T cell in terms of read access time (TRA) by 13.1%. The write access time (TWA) of 7T cell for writing "1" is 16.6 x longer than that of 6T cell. The 6T cell proves it robustness against PVT variations by exhibiting narrower spread in TRA (by 1.2.) and TWA (by 3.4x). The 7T cell offers 65.6% saving in read power (RPWR) and 89% saving in write power (WPWR). The RPWR variability indicates that 6T cell is more robust against process variation by 3.9x. The 7T cell shows 1.3x wider write power (WPWR) variability indicating 6T cell's robustness against PVT variations. All the results are based on HSPICE simulation using 32 nm CMOS Berkeley Predictive Technology Model (BPTM).
引用
收藏
页码:13 / 30
页数:18
相关论文
共 21 条
[1]  
Aly RE, 2005, IEEE INT SOC CONF, P171
[2]  
[Anonymous], BERK PRED TECHN MOD
[3]   The impact of intrinsic device fluctuations on CMOS SRAM cell stability [J].
Bhavnagarwala, AJ ;
Tang, XH ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) :658-665
[4]   Design challenges of technology scaling [J].
Borkar, S .
IEEE MICRO, 1999, 19 (04) :23-29
[5]  
Borkar S, 2003, DES AUT CON, P338
[6]   Impact of die-to-die and within-die parameter fluctuations on the maximum clock frequency distribution for gigascale integration [J].
Bowman, KA ;
Duvall, SG ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (02) :183-190
[7]  
BURNETT D, 1994, 1994 SYMPOSIUM ON VLSI TECHNOLOGY, P15, DOI 10.1109/VLSIT.1994.324400
[8]   Statistical design for variation tolerance: Key to continued Moore's Law [J].
Karnik, T ;
De, V ;
Borkar, S .
2004 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2004, :175-176
[9]   EFFECT OF RANDOMNESS IN DISTRIBUTION OF IMPURITY ATOMS ON FET THRESHOLDS [J].
KEYES, RW .
APPLIED PHYSICS, 1975, 8 (03) :251-259
[10]  
Mizumo T., 1993, P IEEE S VLSI TECHN, P41