A 1.2-V 19.2-mW 10-bit 30-MS/s pipelined ADC in 0.13-mu m CMOS

被引:0
|
作者
Zhang Zhang [1 ]
Yuan Yudan [1 ]
Guo Yawei [1 ]
Cheng Xu [1 ]
Zeng Xiaoyang [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
基金
国家高技术研究发展计划(863计划);
关键词
analog-to-digital converter; pipelined; sampling capacitor; two-stage op amp compensation; linearity of analog switch; sub-1-V bandgap voltage reference;
D O I
10.1088/1674-4926/31/9/095014
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A 10-bit 30-MS/s pipelined analog-to-digital converter (ADC) is presented. For the sake of lower power and area, the pipelined stages are scaled in current and area, and op amps are shared between the successive stages. The ADC is realized in the 0.13-mu m 1-poly 8-copper mixed signal CMOS process operating at 1.2-V supply voltage. Design approaches are discussed to overcome the challenges associated with this choice of process and supply voltage, such as limited dynamic range, poor analog characteristic devices, the limited linearity of analog switches and the embedded sub-1-V bandgap voltage reference. Measured results show that the ADC achieves 55.1-dB signal-to-noise and distortion ratio, 67.5-dB spurious free dynamic range and 19.2-mW power under conditions of 30 MSPS and 10.7-MHz input signal. The FoM is 0.33 pJ/step. The peak integral and differential nonlinearities are 1.13 LSB and 0.77 LSB, respectively. The ADC core area is 0.94 mm(2).
引用
收藏
页数:7
相关论文
共 50 条
  • [1] A 1.2-V 19.2-mW 10-bit 30-MS/s pipelined ADC in 0.13-μm CMOS
    张章
    袁宇丹
    郭亚炜
    程旭
    曾晓洋
    半导体学报, 2010, 31 (09) : 134 - 140
  • [2] A programmable 0.8-V 10-bit 60-MS/s 19.2-mW 0.13μm CMOS ADC operating down to 0.5 V
    Choi, Hee-Cheol
    Kim, Young-Ju
    Yoo, Si-Wook
    Hwang, Sun-Yong
    Lee, Seung-Hoon
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (04) : 319 - 323
  • [3] A 1.8-V 22-mW 10-bit 30-MS/s subsampling pipelined CMOS ADC
    Li, Jian
    Zeng, Xiaoyang
    Xie, Lei
    Chen, Jun
    Zhang, Jianyun
    Guo, Yawei
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 513 - 516
  • [4] A 1.8-V 22-mW 10-bit 30-MS/s pipelined CMOS ADC for low-power subsampling applications
    Li, Jian
    Zeng, Xlaoyang
    Xie, Lei
    Chen, Jun
    Zhang, JianyLin
    Guo, Yawei
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) : 321 - 329
  • [5] 10-bit, 125 MS/s, 40 mW pipelined ADC in 0.18 μm CMOS
    Yoshioka, M
    Kudo, M
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2006, 42 (02): : 248 - 257
  • [6] A 1.2 V 200-MS/s 10-bit folding and interpolating ADC in 0.13-μm CMOS
    Chen, Yihui
    Huang, Qiuting
    Burger, Thomas
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 155 - 158
  • [7] Design and verification of a 10-bit 1.2-V 100-MSPS D/A IP core based on a 0.13-mu m low power CMOS process
    Xu Bulu
    Shao Bowen
    Lin Xia
    Yi Wei
    Liu Yun
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (09)
  • [8] A 1.2V 10-bit 5 MS/s CMOS Cyclic ADC
    Lu, Chi-Chang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1986 - 1989
  • [9] A 10-bit 500-MS/s 124-mW subranging folding ADC in 0.13 μm CMOS
    Chen, Cheng
    Yuan, Jiren
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1709 - 1712
  • [10] A 0.92mW 10-bit 50-MS/s SAR ADC in 0.13μm CMOS Process
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Yin-Zu
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 236 - 237