Low-Area Wallace Multiplier

被引:6
作者
Asif, Shahzad [1 ]
Kong, Yinan [1 ]
机构
[1] Macquarie Univ, Dept Engn, Sydney, NSW 2109, Australia
关键词
D O I
10.1155/2014/343960
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multiplication is one of the most commonly used operations in the arithmetic. Multipliers based on Wallace reduction tree provide an area-efficient strategy for high speed multiplication. A number of modifications are proposed in the literature to optimize the area of the Wallace multiplier. This paper proposed a reduced-area Wallace multiplier without compromising on the speed of the original Wallace multiplier. Designs are synthesized using Synopsys Design Compiler in 90 nm process technology. Synthesis results show that the proposed multiplier has the lowest area as compared to other tree-based multipliers. The speed of the proposed and reference multipliers is almost the same.
引用
收藏
页数:6
相关论文
共 15 条
[1]   2 COMPLEMENT PARALLEL ARRAY MULTIPLICATION ALGORITHM [J].
BAUGH, CR .
IEEE TRANSACTIONS ON COMPUTERS, 1973, C 22 (12) :1045-1047
[2]   A REGULAR LAYOUT FOR PARALLEL ADDERS [J].
BRENT, RP ;
KUNG, HT .
IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (03) :260-264
[3]  
Dadda L., 1965, ALTA FREQ, V34, P349
[4]  
Jagadeesh P, 2013, PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), P782
[5]  
Kang JY, 2004, PROCEEDINGS OF THE EUROMICRO SYSTEMS ON DIGITAL SYSTEM DESIGN, P508
[6]   PARALLEL ALGORITHM FOR EFFICIENT SOLUTION OF A GENERAL CLASS OF RECURRENCE EQUATIONS [J].
KOGGE, PM ;
STONE, HS .
IEEE TRANSACTIONS ON COMPUTERS, 1973, C-22 (08) :786-793
[7]   Modified Booth Multipliers With a Regular Partial Product Array [J].
Kuang, Shiann-Rong ;
Wang, Jiun-Ping ;
Guo, Cang-Yuan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (05) :404-408
[8]  
Kumaran M., 2013, INT J EMERGING TRAND, V5
[9]   ROM-Based Logic (RBL) Design: A Low-Power 16 Bit Multiplier [J].
Paul, Bipul C. ;
Fujita, Shinobu ;
Okajima, Masaki .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) :2935-2942
[10]  
Rajaram S., 2011, Proceedings 2011 International Conference on Signal Processing, Communication, Computing and Networking Technologies (ICSCCN 2011), P781, DOI 10.1109/ICSCCN.2011.6024657