Power-efficient VLIW design using clustering and widening

被引:1
|
作者
Pericas, Miquel [1 ]
Ayguade, Eduard [1 ]
Zalamea, Javier [1 ]
Llosa, Josep [1 ]
Valero, Mateo [1 ]
机构
[1] Tech Univ Catalonia UPC, Comp Architecture Dept, Jordi Girona 1-3,Modul D6 Campus Nord, Barcelona 08034, Spain
关键词
VLIW; numerical computations; embedded; wide functional units; hardware clustering; power-efficient computing; energy-delay; modulo scheduling;
D O I
10.1504/IJES.2008.020295
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Media applications exhibit large quantities of Instruction-Level Parallelism (ILP), particularly inside of loops. However, exploited ILP is limited by available resources and loop recurrences. To overcome this, current designs replicate memory ports and functional units. But as the number of units grows, the efficiency also reduces dramatically. Clustering and widening are two techniques for enabling wide issue-cores to meet technology constraints in terms of cycle time, area and power. In this paper we evaluate several VLIW designs that use these techniques. From the study we conclude that either clustering, widening or both can yield power-efficient configurations with little area requirements.
引用
收藏
页码:141 / 149
页数:9
相关论文
共 50 条
  • [1] Power-efficient asynchronous design
    Liu, Yijun
    Li, Zhenkun
    Chen, Pinghua
    Liu, Guangeong
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 451 - +
  • [2] VLSI design of a power-efficient object detector using PCANet
    Zhou, Yuteng
    Huan, Xinming
    IEICE ELECTRONICS EXPRESS, 2018, 15 (12):
  • [3] A Power-efficient Hybrid Architecture Design for Image Recognition using CNNs
    Choi, Jinhang
    Srinivasa, Srivatsa Rangachar
    Tanabe, Yasuki
    Sampson, Jack
    Narayanan, Vijaykrishnan
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 22 - 27
  • [4] Novel design of power-efficient quaternary logic gates using CNTFET
    Paul, Anisha
    Pradhan, Buddhadev
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (06) : 1054 - 1076
  • [5] Power-Efficient Accelerator Design for Neural Networks Using Computation Reuse
    Yasoubi, Ali
    Hojabr, Reza
    Modarressi, Mehdi
    IEEE COMPUTER ARCHITECTURE LETTERS, 2017, 16 (01) : 72 - 75
  • [6] Green Router: Power-Efficient Router Design
    Kai, Yi
    Liu, Bin
    Lu, Jianyuan
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY (CSAIT 2013), 2014, 255 : 197 - 204
  • [7] Robust Design of Power-Efficient VLSI Circuits
    Pedram, Massoud
    ISPD 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2011, : 1 - 1
  • [8] Layerless Design of A Power-efficient Clustering Algorithm for Wireless Ad Hoc Networks under Fading
    Chih-Cheng Tseng
    Kwang-Cheng Chen
    Wireless Personal Communications, 2008, 44 : 3 - 26
  • [9] Design of Power-Efficient Configurable Booth Multiplier
    Kuang, Shiann-Rong
    Wang, Jiun-Ping
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (03) : 568 - 580
  • [10] Layerless design of a power-efficient clustering algorithm for wireless ad hoc networks under fading
    Tseng, Chih-Cheng
    Chen, Kwang-Cheng
    WIRELESS PERSONAL COMMUNICATIONS, 2008, 44 (01) : 3 - 26