Low Jitter and Wide Band frequency Clock Recovery Circuit

被引:0
|
作者
Telba, Ahmed A. [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, POB 800, Riyadh 11421, Saudi Arabia
关键词
Low Jitter; Wide Band Frequency Clock;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Clock recovery circuits are used in data communication systems for the system synchronization. In general a PLL (Phase Locked Loop) circuit is used to extract the clock signal from the input data stream. The recovered clock signal is always jittered and have to be adjusted by using a dejitter circuit. Tracking these errors over an extended period of time determines the system stability. Sources of jitter in PLL circuit itself are due to some ac components at the VCO (Voltage Controlled Oscillator) input which modulate its output frequency. A narrow band PLL may be used after the recovery circuit to minimize the jitter associated with the recovered clock. This second PLL has to be locked at the same frequency as the recovered clock. Other solution is by using a single PLL with Voltage Controlled Crystal Oscillator (VCXO) whose centre frequency is equal to the data bit rate followed by a wide band loop filter. The conversion gain of the VCXO (Hz/V) is very small so a narrow band PLL is resulted without sacrificing the dynamic behaviour. This work presents a proposed system for low jitter clock recovery circuit using two cascaded PLLs which enables to generate several clock frequencies using single VCXO. The proposed described is simulated and verified experimentally. The experimental results confirm the simulation.
引用
收藏
页码:234 / 237
页数:4
相关论文
共 50 条
  • [41] A 1-16-Gb/s Wide-Range Clock/Data Recovery Circuit With a Bidirectional Frequency Detector
    Hsieh, Chang-Lin
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (08) : 487 - 491
  • [42] A Low-Jitter Clock and Data Recovery for GDDR5 Interface Trainings
    Fang, Yuan
    Bargon, Jonas
    Jaiswal, Ashok
    Hofmann, Klaus
    2014 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2014,
  • [43] 622-Mbit/s burst-mode clock and data recovery circuit with duty control in a jitter reduction circuit
    Park, CS
    Lee, CG
    Park, CS
    OPTICAL ENGINEERING, 2005, 44 (08)
  • [44] A multi-band burst-mode clock and data recovery circuit
    Liang, Che-Fu
    Hwu, Sy-Chyuan
    Liu, Shen-Iuan
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (04) : 802 - 810
  • [45] A Low-Jitter and Wide-Frequency-Range D-Band Frequency Synthesizer With a Subsampling PLL and a Harmonic-Boosting Frequency Multiplier
    Jung, Seohee
    Kim, Jaeho
    Bang, Jooeun
    Lee, Sarang
    Yoon, Heein
    Choi, Jaehyouk
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025,
  • [46] Wide-Band Frequency Synthesizer with Ultra-Low Phase Noise Using an Optical Clock Source
    Bahmanian, Meysam
    Fard, Saeed
    Koppelmann, Bastian
    Scheytt, J. Christoph
    PROCEEDINGS OF THE 2020 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2020, : 1283 - 1286
  • [47] Jitter characteristic in charge recovery resonant clock distribution
    Mesgarzadeh, Behzad
    Hansson, Martin
    Alvandpour, Atila
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (07) : 1618 - 1625
  • [48] Jitter tolerant clock recovery for coherent optical receivers
    Fludger, C. R. S.
    Duthel, T.
    Hermann, P.
    Kupfer, T.
    2013 OPTICAL FIBER COMMUNICATION CONFERENCE AND EXPOSITION AND THE NATIONAL FIBER OPTIC ENGINEERS CONFERENCE (OFC/NFOEC), 2013,
  • [49] Design of Crystal-Oscillator Frequency Quadrupler for Low-Jitter Clock Multipliers
    Megawer, Karim M.
    Elkholy, Ahmed
    Ahmed, Mostafa Gamal
    Elmallah, Ahmed
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (01) : 65 - 74
  • [50] Low power clock recovery circuit for passive HF RFID tag
    Fan Bo
    Dai Yujie
    Zhang Xiaoxing
    Lu Yingjie
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 59 (02) : 207 - 214