Low Jitter and Wide Band frequency Clock Recovery Circuit

被引:0
|
作者
Telba, Ahmed A. [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, POB 800, Riyadh 11421, Saudi Arabia
关键词
Low Jitter; Wide Band Frequency Clock;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Clock recovery circuits are used in data communication systems for the system synchronization. In general a PLL (Phase Locked Loop) circuit is used to extract the clock signal from the input data stream. The recovered clock signal is always jittered and have to be adjusted by using a dejitter circuit. Tracking these errors over an extended period of time determines the system stability. Sources of jitter in PLL circuit itself are due to some ac components at the VCO (Voltage Controlled Oscillator) input which modulate its output frequency. A narrow band PLL may be used after the recovery circuit to minimize the jitter associated with the recovered clock. This second PLL has to be locked at the same frequency as the recovered clock. Other solution is by using a single PLL with Voltage Controlled Crystal Oscillator (VCXO) whose centre frequency is equal to the data bit rate followed by a wide band loop filter. The conversion gain of the VCXO (Hz/V) is very small so a narrow band PLL is resulted without sacrificing the dynamic behaviour. This work presents a proposed system for low jitter clock recovery circuit using two cascaded PLLs which enables to generate several clock frequencies using single VCXO. The proposed described is simulated and verified experimentally. The experimental results confirm the simulation.
引用
收藏
页码:234 / 237
页数:4
相关论文
共 50 条
  • [31] Simple frequency detector circuit for biphase and NRZ clock recovery
    Toifl, TH
    Moreira, P
    ELECTRONICS LETTERS, 1998, 34 (20) : 1922 - 1923
  • [32] A low power, low jitter DLL based low frequency (250 kHz) clock generator
    Ghosal, P.
    Rahaman, H.
    Mukherjee, Koyel
    Ballabh, Dibyendu
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2014, 7 (01) : 3 - 11
  • [33] A low jitter 1.25GHz CMOS analog PLL for clock recovery
    Wu, L
    Black, WC
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 167 - 170
  • [34] A simple, low timing jitter, sub-multiple clock recovery technique
    Hansryd, J
    Andrekson, PA
    Bakhshi, B
    24TH EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION, VOL 1-3: VOL 1: REGULAR AND INVITED PAPERS; VOL 2: TUTORIALS AND SYMPOSIUM PAPERS; VOL 3: POSTDEADLINE PAPERS, 1998, : 471 - 472
  • [36] A low power DLL based clock and data recovery circuit with wide range anti-harmonic lock
    Park, Hyung-Gu
    Kim, SoYoung
    Lee, Kang-Yoon
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 74 (02) : 355 - 364
  • [37] A low power DLL based clock and data recovery circuit with wide range anti-harmonic lock
    Hyung-Gu Park
    SoYoung Kim
    Kang-Yoon Lee
    Analog Integrated Circuits and Signal Processing, 2013, 74 : 355 - 364
  • [38] Digital frequency modulation profile for low jitter spread spectrum clock generator
    Byun, S.
    Son, C. H.
    ELECTRONICS LETTERS, 2010, 46 (16) : 1108 - 1109
  • [39] A 35-to-46-Gb/s ultra-low jitter clock and data recovery circuit for optical fiber transmission systems
    Noguchi, Hidemi
    Hosoya, Kenichi
    Ohhira, Risato
    Uchida, Hiroaki
    Noda, Arihide
    Yoshida, Nobuhide
    Wada, Shigeki
    IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM - 2007 IEEE CSIC SYMPOSIUM, TECHNOLOGY DIGEST, 2007, : 173 - +
  • [40] LOW-FREQUENCY, WIDE-BAND HYDROPHONE INPUT-CIRCUIT NOISE ANALYSIS
    DURGIN, CB
    JOURNAL OF THE ACOUSTICAL SOCIETY OF AMERICA, 1962, 34 (12): : 1998 - +