共 50 条
- [33] A low jitter 1.25GHz CMOS analog PLL for clock recovery ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 167 - 170
- [34] A simple, low timing jitter, sub-multiple clock recovery technique 24TH EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION, VOL 1-3: VOL 1: REGULAR AND INVITED PAPERS; VOL 2: TUTORIALS AND SYMPOSIUM PAPERS; VOL 3: POSTDEADLINE PAPERS, 1998, : 471 - 472
- [37] A low power DLL based clock and data recovery circuit with wide range anti-harmonic lock Analog Integrated Circuits and Signal Processing, 2013, 74 : 355 - 364
- [39] A 35-to-46-Gb/s ultra-low jitter clock and data recovery circuit for optical fiber transmission systems IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM - 2007 IEEE CSIC SYMPOSIUM, TECHNOLOGY DIGEST, 2007, : 173 - +
- [40] LOW-FREQUENCY, WIDE-BAND HYDROPHONE INPUT-CIRCUIT NOISE ANALYSIS JOURNAL OF THE ACOUSTICAL SOCIETY OF AMERICA, 1962, 34 (12): : 1998 - +