Low Jitter and Wide Band frequency Clock Recovery Circuit

被引:0
|
作者
Telba, Ahmed A. [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, POB 800, Riyadh 11421, Saudi Arabia
关键词
Low Jitter; Wide Band Frequency Clock;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Clock recovery circuits are used in data communication systems for the system synchronization. In general a PLL (Phase Locked Loop) circuit is used to extract the clock signal from the input data stream. The recovered clock signal is always jittered and have to be adjusted by using a dejitter circuit. Tracking these errors over an extended period of time determines the system stability. Sources of jitter in PLL circuit itself are due to some ac components at the VCO (Voltage Controlled Oscillator) input which modulate its output frequency. A narrow band PLL may be used after the recovery circuit to minimize the jitter associated with the recovered clock. This second PLL has to be locked at the same frequency as the recovered clock. Other solution is by using a single PLL with Voltage Controlled Crystal Oscillator (VCXO) whose centre frequency is equal to the data bit rate followed by a wide band loop filter. The conversion gain of the VCXO (Hz/V) is very small so a narrow band PLL is resulted without sacrificing the dynamic behaviour. This work presents a proposed system for low jitter clock recovery circuit using two cascaded PLLs which enables to generate several clock frequencies using single VCXO. The proposed described is simulated and verified experimentally. The experimental results confirm the simulation.
引用
收藏
页码:234 / 237
页数:4
相关论文
共 50 条
  • [21] Low-jitter on-chip clock for RSFQ circuit applications
    Zhang, Yongming
    Gupta, Deepnarayan
    Superconductor Science and Technology, 1999, 12 (11): : 769 - 772
  • [22] JITTER AND CLOCK RECOVERY FOR PERIODIC TRAFFIC IN BROAD-BAND PACKET NETWORKS
    SINGH, RP
    LEE, SH
    KIM, CK
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1994, 42 (05) : 2189 - 2196
  • [23] A wide-tracking range clock and data recovery circuit
    Hanumolu, Pavan Kumar
    Wei, Gli-Yeon
    Moon, Un-Ku
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) : 425 - 439
  • [24] An Embedded Wide-Range and High-Resolution CLOCK Jitter Measurement Circuit
    Lee, Yu
    Yang, Ching-Yuan
    Cheng, Nai-Chen Daniel
    Chen, Ji-Jan
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1637 - 1640
  • [25] Clock-recovery module sets low-jitter standards
    Browne, J
    MICROWAVES & RF, 2005, 44 (03) : 98 - +
  • [26] A 9.8-12.5 Gb/s Low-Jitter Reference-Less Clock and Data Recovery Circuit
    Song, Shuxiang
    Liu, Zefa
    Cen, Mingcan
    Cai, Chaobo
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (11)
  • [27] 180.5Mbps-8Gbps DLL-Based Clock and Data Recovery Circuit with Low Jitter Performance
    Liu, Yuequan
    Wang, Yuan
    Jia, Song
    Zhang, Xing
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1394 - 1397
  • [28] A jitter suppression technique for a 2.48832-Gb/s clock and data recovery circuit
    Ishii, K
    Kishine, K
    Ichino, H
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 261 - 264
  • [29] A jitter suppression technique for a 2.48832-Gb/s clock and data recovery circuit
    Ishii, K
    Kishine, K
    Ichino, H
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (04) : 266 - 272
  • [30] Research of 100 MHz ultra-low-jitter clock generating circuit
    Qiu, Duyu
    Tan, Feng
    Tian, Shulin
    Zeng, Hao
    Ye, Peng
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2015, 86 (04):