Low Jitter and Wide Band frequency Clock Recovery Circuit

被引:0
|
作者
Telba, Ahmed A. [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, POB 800, Riyadh 11421, Saudi Arabia
关键词
Low Jitter; Wide Band Frequency Clock;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Clock recovery circuits are used in data communication systems for the system synchronization. In general a PLL (Phase Locked Loop) circuit is used to extract the clock signal from the input data stream. The recovered clock signal is always jittered and have to be adjusted by using a dejitter circuit. Tracking these errors over an extended period of time determines the system stability. Sources of jitter in PLL circuit itself are due to some ac components at the VCO (Voltage Controlled Oscillator) input which modulate its output frequency. A narrow band PLL may be used after the recovery circuit to minimize the jitter associated with the recovered clock. This second PLL has to be locked at the same frequency as the recovered clock. Other solution is by using a single PLL with Voltage Controlled Crystal Oscillator (VCXO) whose centre frequency is equal to the data bit rate followed by a wide band loop filter. The conversion gain of the VCXO (Hz/V) is very small so a narrow band PLL is resulted without sacrificing the dynamic behaviour. This work presents a proposed system for low jitter clock recovery circuit using two cascaded PLLs which enables to generate several clock frequencies using single VCXO. The proposed described is simulated and verified experimentally. The experimental results confirm the simulation.
引用
收藏
页码:234 / 237
页数:4
相关论文
共 50 条
  • [11] Low jitter and multirate clock and data recovery circuit using a MSADLL for chip-to-chip interconnection
    Chang, HH
    Yang, RJ
    Liu, SI
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (12) : 2356 - 2364
  • [12] 1.25Gb/s low jitter dual-loop clock and data recovery circuit
    Liu, Wei
    Xiao, Lei
    Yang, Lianxing
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 311 - 314
  • [13] A Low Jitter Burst-mode Clock and Data Recovery Circuit with Two Symmetric VCO's
    Choi, Bum-Hee
    Son, Kyung-Sub
    Kang, Jin-Ku
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 344 - 347
  • [14] Clock and data recovery circuits with fast acquisition and low jitter
    Zhang, RY
    La Rue, GS
    2004 IEEE WORKSHOP ON MICROELECTRONIC AND ELECTRON DEVICES, 2004, : 48 - 51
  • [15] High Speed Clock and Data Recovery Circuit with Novel Jitter Reduction Technique
    Desai, Kunal
    Nagulapalli, Rajasekhar
    Krishna, Vijay
    Palwai, Rajkumar
    Venkatesan, Pravin Kumar
    Khawshe, Vijay
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 300 - 305
  • [16] Practical measurement of timing jitter contributed by a clock-and-data recovery circuit
    Pease, C
    Babic, D
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (01) : 119 - 126
  • [17] Without a reference clock wide tuning range clock and data recovery circuit
    Choi, Si-Young
    Jeong, Hang-Geun
    PROCEEDINGS OF THE 2ND WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEMS, SIGNALS AND TELECOMMUNICATIONS (CISST '08): CIRCUITS, SYSTEMS, SIGNAL & COMMUNICATIONS, 2008, : 56 - 59
  • [18] Without a reference clock wide tuning range clock and data recovery circuit
    Choi, Si-Young
    Jeong, Hang-Geun
    ELECTRONICS AND COMMUNICATIONS: PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTICAL COMMUNICATIONS (EHAC '08), 2008, : 118 - +
  • [19] Low-jitter on-chip clock for RSFQ circuit applications
    Zhang, Y
    Gupta, D
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 1999, 12 (11): : 769 - 772
  • [20] Research of a low jitter clock circuit based on loaded quality factor
    Qiu, Duyu
    Tian, Shulin
    Tan, Feng
    Zeng, Hao
    Yi Qi Yi Biao Xue Bao/Chinese Journal of Scientific Instrument, 2015, 36 (07): : 1584 - 1591