共 50 条
- [12] 1.25Gb/s low jitter dual-loop clock and data recovery circuit ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 311 - 314
- [13] A Low Jitter Burst-mode Clock and Data Recovery Circuit with Two Symmetric VCO's 2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 344 - 347
- [14] Clock and data recovery circuits with fast acquisition and low jitter 2004 IEEE WORKSHOP ON MICROELECTRONIC AND ELECTRON DEVICES, 2004, : 48 - 51
- [15] High Speed Clock and Data Recovery Circuit with Novel Jitter Reduction Technique 23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 300 - 305
- [17] Without a reference clock wide tuning range clock and data recovery circuit PROCEEDINGS OF THE 2ND WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEMS, SIGNALS AND TELECOMMUNICATIONS (CISST '08): CIRCUITS, SYSTEMS, SIGNAL & COMMUNICATIONS, 2008, : 56 - 59
- [18] Without a reference clock wide tuning range clock and data recovery circuit ELECTRONICS AND COMMUNICATIONS: PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTICAL COMMUNICATIONS (EHAC '08), 2008, : 118 - +
- [19] Low-jitter on-chip clock for RSFQ circuit applications SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 1999, 12 (11): : 769 - 772
- [20] Research of a low jitter clock circuit based on loaded quality factor Yi Qi Yi Biao Xue Bao/Chinese Journal of Scientific Instrument, 2015, 36 (07): : 1584 - 1591