Low Jitter and Wide Band frequency Clock Recovery Circuit

被引:0
|
作者
Telba, Ahmed A. [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, POB 800, Riyadh 11421, Saudi Arabia
关键词
Low Jitter; Wide Band Frequency Clock;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Clock recovery circuits are used in data communication systems for the system synchronization. In general a PLL (Phase Locked Loop) circuit is used to extract the clock signal from the input data stream. The recovered clock signal is always jittered and have to be adjusted by using a dejitter circuit. Tracking these errors over an extended period of time determines the system stability. Sources of jitter in PLL circuit itself are due to some ac components at the VCO (Voltage Controlled Oscillator) input which modulate its output frequency. A narrow band PLL may be used after the recovery circuit to minimize the jitter associated with the recovered clock. This second PLL has to be locked at the same frequency as the recovered clock. Other solution is by using a single PLL with Voltage Controlled Crystal Oscillator (VCXO) whose centre frequency is equal to the data bit rate followed by a wide band loop filter. The conversion gain of the VCXO (Hz/V) is very small so a narrow band PLL is resulted without sacrificing the dynamic behaviour. This work presents a proposed system for low jitter clock recovery circuit using two cascaded PLLs which enables to generate several clock frequencies using single VCXO. The proposed described is simulated and verified experimentally. The experimental results confirm the simulation.
引用
收藏
页码:234 / 237
页数:4
相关论文
共 50 条
  • [1] FPGA Implementation of Low Jitter and Wide Band Frequency Synthesizer for Clock Recovery Circuit
    Telba, Ahmed A.
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2011, 6 (3-4): : 265 - 273
  • [2] A 20-Gbps Low Jitter Analog Clock Recovery Circuit for Ultra-Wide Band Radio Systems
    Hamouda, M.
    Fischer, G.
    Weigel, R.
    Baenisch, A.
    Ussmueller, T.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1516 - 1519
  • [3] A Low-Jitter Video Clock Recovery Circuit
    Ali, Hossam
    Hegazi, Emad
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2326 - 2329
  • [4] Fast acquisition clock and data recovery circuit with low jitter
    Zhang, RY
    La Rue, GS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (05) : 1016 - 1024
  • [5] A self-referred clock jitter measurement circuit in wide frequency range
    Li, Chung-Yi
    Chou, Chia-Yuan
    Chang, Tsin-Yuan
    PROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUM, 2006, : 313 - +
  • [6] Low jitter trigger circuit and wide band amplifier of fast electronics
    China Inst of Atomic Energy, Beijing, China
    Yuanzineng Kexue Jishu, 4 (372-376):
  • [7] A clock and data recovery circuit with wide linear range frequency detector
    Hsiao, Keng-Jan
    Lee, Ming-Hwa
    Lee, Tai-Cheng
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 121 - 124
  • [8] A 10-Gb/s Low Jitter Single-Loop Clock and Data Recovery Circuit With Rotational Phase Frequency Detector
    Chen, Fan-Ta
    Kao, Min-Sheng
    Hsu, Yu-Hao
    Wu, Jen-Ming
    Chiu, Ching-Te
    Hsu, Shawn S. H.
    Chang, Mau-Chung Frank
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (11) : 3278 - 3287
  • [9] SELF-CORRECTING CLOCK RECOVERY CIRCUIT WITH IMPROVED JITTER PERFORMANCE
    SHIN, D
    PARK, M
    LEE, M
    ELECTRONICS LETTERS, 1987, 23 (03) : 110 - 111
  • [10] JITTER REDUCTION IN SELF-SUSTAINING MONOSTABLE CLOCK RECOVERY CIRCUIT
    VISVANATHA, KS
    GOUD, PA
    ENGLEFIELD, CG
    ELECTRONICS LETTERS, 1986, 22 (16) : 855 - 856