A 55 nm CMOS Delta Sigma fractional-N frequency synthesizer for WLAN transceivers with low noise filters

被引:1
|
作者
Chen Mingyi [1 ]
Chu Xiaojie [1 ]
Yu Peng [1 ]
Yan Jun [1 ]
Shi Yin [1 ]
机构
[1] Chinese Acad Sci, Inst Semicond, Beijing 100083, Peoples R China
关键词
WLAN IEEE 802.11 b/g; frequency synthesizer; low noise filter; Delta Sigma modulator;
D O I
10.1088/1674-4926/34/10/105001
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A fully integrated Delta Sigma fractional-N frequency synthesizer fabricated in a 55 nm CMOS technology is presented for the application of IEEE 802.11b/g wireless local area network (WLAN) transceivers. A low noise filter, occupying a small die area, whose power supply is given by a high PSRR and low noise LDO regulator, is integrated on chip. The proposed synthesizer needs no off-chip components and occupies an area of 0.72 mm (2) excluding PAD. Measurement results show that in all channels, the phase noise of the synthesizer achieves -99 dBc/Hz and -119 dBc/Hz in band and out of band respectively with a reference frequency of 40 MHz and a loop bandwidth of 200 kHz. The integrated RMS phase error is no more than 0.6 degrees. The proposed synthesizer consumes a total power of 15.6 mW.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] A 55 nm CMOS ΔΣ fractional-N frequency synthesizer for WLAN transceivers with low noise filters
    陈铭易
    楚晓杰
    于鹏
    颜峻
    石寅
    Journal of Semiconductors, 2013, 34 (10) : 87 - 94
  • [2] A 0.13 mu m CMOS Delta Sigma fractional-N frequency synthesizer for WLAN transceivers
    Chu Xiaojie
    Jia Hailong
    Lin Min
    Shi Yin
    Foster, Dai Fa
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [3] A 0.13μm CMOS Δ ∑ fractional-N frequency synthesizer for WLAN transceivers
    楚晓杰
    贾海珑
    林敏
    石寅
    代伐
    半导体学报, 2011, 32 (10) : 113 - 119
  • [4] A Delta Sigma fractional-N frequency synthesizer for FM tuner using low noise filter and quantization noise suppression technique
    Chen Mingyi
    Chu Xiaoji
    Yu Peng
    Yan Jun
    Shi Yin
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (07)
  • [5] A 5.2GHz CMOS Fractional-N Frequency Synthesizer With a MASH Delta-Sigma Modulator
    Chen, Chin-Ying
    Ho, Jyh-Jier
    Liou, Wan-Rone
    Hsiao, Robert Y.
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 738 - +
  • [6] A CMOS ΔΣ fractional-N frequency synthesizer with quantization noise pushing technique
    Yang, Yu-Che
    Lu, Shey-Shi
    2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 262 - 263
  • [7] Design of a fractional-N frequency synthesizer with third-order MASH sigma-delta modulator for RF transceivers
    Wang, H.-L. (wanghaolei@bit.edu.cn), 1600, Beijing Institute of Technology (33):
  • [8] A constant loop bandwidth in delta sigma fractional-N PLL frequency synthesizer with phase noise cancellation
    Hati, Manas Kumar
    Bhattacharyya, Tarun Kanti
    INTEGRATION-THE VLSI JOURNAL, 2019, 65 : 175 - 188
  • [9] COMPARISON OF SIGMA-DELTA MODULATOR FOR FRACTIONAL-N PLL FREQUENCY SYNTHESIZER
    Mao Xiaojian Yang Huazhong Wang Hui (Department of Electronic Engineering
    JournalofElectronics(China), 2007, (03) : 374 - 379
  • [10] Time Variant Sigma-Delta Modulator for Fractional-N Frequency Synthesizer
    Maloberti, Franco
    Bonizzoni, Edoardo
    Surano, Antonio
    2009 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY: SYNERGY OF RF AND IC TECHNOLOGIES, PROCEEDINGS, 2009, : 111 - 114