Memory-Efficient Probabilistic 2-D Finite Impulse Response (FIR) Filter

被引:7
|
作者
Alawad, Mohammed [1 ]
Lin, Mingjie [1 ]
机构
[1] Univ Cent Florida, Dept Elect & Comp Engn, Orlando, FL 32816 USA
来源
IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS | 2018年 / 4卷 / 01期
基金
美国国家科学基金会;
关键词
Discrete 2-D FIR filtering; probabilistic computing; VLSI architecture;
D O I
10.1109/TMSCS.2017.2695588
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
High memory/storage complexity poses severe challenges to achieving high throughput and high energy efficiency in discrete 2-D FIR filtering. This performance bottleneck is especially acute for embedded image or video applications, that use 2-D FIR processing extensively, because real-time processing and low power consumption are their paramount design objectives. Fortunately, most of such perception-based embedded applications possess so-called "inherent fault tolerance", meaning slight computing accuracy degradation has a little negative effect on their quality of results, but has significant implication to their throughput, hardware implementation cost, and energy efficiency. This paper develops a novel stochastic-based 2-D FIR filtering architecture that exploits the well-known probabilistic convolution theorem to achieve both low hardware cost and high energy efficiency while achieving very high throughput and computing robustness. Our ASIC synthesis results show that stochastic-based architecture achieves L outputs per cycle with 97 and 81 percent less area-delay-product (ADP), and 77 and 67 percent less power consumption compared with the conventional structure and recently published state-of-the-art architecture, respectively, when the 2-D FIR filter size is 4 x 4, the input block size is L = 4, and the image size is 512 x 512.
引用
收藏
页码:69 / 82
页数:14
相关论文
共 50 条
  • [1] Memory Footprint Reduction for Power-Efficient Realization of 2-D Finite Impulse Response Filters
    Mohanty, Basant K.
    Meher, Pramod K.
    Al-Maadeed, Somaya
    Amira, Abbes
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (01) : 120 - 133
  • [2] An efficient VLSI architecture of 2-D finite impulse response filter using enhanced approximate compressor circuits
    Odugu, Venkata Krishna
    Narasimhulu, Venkata C.
    Prasad, Satya K.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) : 3653 - 3668
  • [3] Memory-Efficient Architecture of 2-D Discrete Wavelet Transform
    Hao Y.
    Zhang Y.
    Zhang W.
    Hsi-An Chiao Tung Ta Hsueh/Journal of Xi'an Jiaotong University, 2022, 56 (01): : 177 - 183
  • [4] A Novel Memory-Efficient Fast Algorithm for 2-D Compressed Sensing
    Wang, Huiyuan
    Vieira, Jose
    Jesus, Bruno
    Duarte, Isabel
    Ferreira, Paulo
    2010 8TH WORLD CONGRESS ON INTELLIGENT CONTROL AND AUTOMATION (WCICA), 2010, : 40 - 43
  • [6] Memory-efficient architecture of 2-D lifting-based discrete wavelet transform
    Hsia, Chih-Hsien
    Li, Wei-Ming
    Chiang, Jen-Shiun
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2011, 34 (05) : 629 - 643
  • [7] Efficient Architecture for the Realization of 2-D Adaptive FIR Filter Using Distributed Arithmetic
    Prabhat Chandra Shrivastava
    Prashant Kumar
    Manish Tiwari
    Amit Dhawan
    Circuits, Systems, and Signal Processing, 2021, 40 : 1458 - 1478
  • [8] Efficient Architecture for the Realization of 2-D Adaptive FIR Filter Using Distributed Arithmetic
    Shrivastava, Prabhat Chandra
    Kumar, Prashant
    Tiwari, Manish
    Dhawan, Amit
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (03) : 1458 - 1478
  • [9] Finite Impulse Response (FIR) Filter Model of Synapses: Associated Neural Networks
    Garimella, Rama Murthy
    ICNC 2008: FOURTH INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION, VOL 2, PROCEEDINGS, 2008, : 370 - 374
  • [10] Computationally efficient FIR filter design based on impulse response rounding and sharpening
    Dolecek, GJ
    Mitra, SK
    ICCDCS 2004: Fifth International Caracas Conference on Devices, Circuits and Systems, 2004, : 249 - 253