ELECTRICAL ANALYSIS AND MODELING OF FLOATING-GATE FAULT

被引:56
|
作者
RENOVELL, M
CAMBON, G
机构
[1] Laboratoire d'Informatique, Robotique et Microèlectronique de Montpellier, URA D03710 CNRS, University of Montpellier II: Sciences and Techniques of Languedoc
关键词
D O I
10.1109/43.177407
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is widely assumed that an open gate fault in a MOS transistor is equivalent to a stuck-at fault. In this paper we demonstrate that a floating gate transistor (FGT) is influenced by its topological environment. The equivalent gate-to-source voltage of the FGT depends on the initial charges trapped in the gate dioxide, the surrounding potential of metal lines and the drain-to-source voltage of the FGT itself. In the first part of this paper, an electrical study of the floating gate fault is presented. A theoretical model is proposed, taking into account the influence of the transistor's environment. Analytical expressions for the equivalent gate-to-source voltage are derived and the FGT's electrical operation mode is analyzed. In the second part, this model is validated by SPICE simulations and by actual device measurements. Finally, in the last part, the problem of testing for floating gate transistors is discussed.
引用
收藏
页码:1450 / 1458
页数:9
相关论文
共 50 条
  • [41] Calibration of Floating-Gate SoC FPAA System
    Kim, Sihwan
    Shah, Sahil
    Hasler, Jennifer
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (09) : 2649 - 2657
  • [42] A NEW SCALABLE FLOATING-GATE EEPROM CELL
    CHANG, MB
    CHANG, KM
    KUO, C
    CHENG, SK
    SOLID-STATE ELECTRONICS, 1992, 35 (10) : 1521 - 1528
  • [43] Adaptation of Current Signals with Floating-Gate Circuits
    Alberto Pesavento
    Timothy Horiuchi
    Chris Diorio
    Christof Koch
    Analog Integrated Circuits and Signal Processing, 2002, 30 : 137 - 147
  • [44] Programmable floating-gate techniques for CMOS inverters
    Degnan, B. P. (degs@ece.gatech.edu), Circuits and Systems Society, IEEE CASS; Science Council of Japan; The Inst. of Electronics, Inf. and Communication Engineers, IEICE; The Institute of Electrical and Electronics Engineers, Inc., IEEE (Institute of Electrical and Electronics Engineers Inc.):
  • [45] An autozeroing floating-gate amplifier with gain adaptation
    Hasler, P
    Smith, PD
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 412 - 415
  • [46] Robust Doublet STDP in a Floating-Gate Synapse
    Gopalakrishnan, Roshan
    Basu, Arindam
    PROCEEDINGS OF THE 2014 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2014, : 4296 - 4301
  • [47] DISCHARGE MECHANISMS IN FLOATING-GATE EPROM CELLS
    DAVIS, JR
    ELECTRONICS LETTERS, 1979, 15 (01) : 20 - 21
  • [48] Semiconductor nanocrystal floating-gate memory devices
    Dimitrakis, P
    Normand, P
    MATERIALS AND PROCESSES FOR NONVOLATILE MEMORIES, 2005, 830 : 203 - 216
  • [49] Ultra lowvoltage floating-gate transconductance amplifier
    Berg, Y
    Næss, O
    Hovin, M
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL III: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 347 - 350
  • [50] Temporally learning floating-gate VLSI synapses
    Liu, Shih-Chii
    Moeckel, Rico
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2154 - +