ELECTRICAL ANALYSIS AND MODELING OF FLOATING-GATE FAULT

被引:56
|
作者
RENOVELL, M
CAMBON, G
机构
[1] Laboratoire d'Informatique, Robotique et Microèlectronique de Montpellier, URA D03710 CNRS, University of Montpellier II: Sciences and Techniques of Languedoc
关键词
D O I
10.1109/43.177407
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is widely assumed that an open gate fault in a MOS transistor is equivalent to a stuck-at fault. In this paper we demonstrate that a floating gate transistor (FGT) is influenced by its topological environment. The equivalent gate-to-source voltage of the FGT depends on the initial charges trapped in the gate dioxide, the surrounding potential of metal lines and the drain-to-source voltage of the FGT itself. In the first part of this paper, an electrical study of the floating gate fault is presented. A theoretical model is proposed, taking into account the influence of the transistor's environment. Analytical expressions for the equivalent gate-to-source voltage are derived and the FGT's electrical operation mode is analyzed. In the second part, this model is validated by SPICE simulations and by actual device measurements. Finally, in the last part, the problem of testing for floating gate transistors is discussed.
引用
收藏
页码:1450 / 1458
页数:9
相关论文
共 50 条
  • [21] Programmable Floating-Gate CMOS resistors
    Özalevli, E
    Hasler, P
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2168 - 2171
  • [22] Floating-Gate Energy Recovery Logic
    Cisneros-Sinencio, Luis F.
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    Gracios-Marin, Carlos A.
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 519 - +
  • [23] Floating-gate devices, circuits, and systems
    Hasler, P
    FIFTH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2005, : 482 - 487
  • [24] Indirect programming of floating-gate transistors
    Graham, David W.
    Farquhar, Ethan
    Degnan, Brian
    Gordon, Christal
    Hasler, Paul
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (05) : 951 - 963
  • [25] Weight updating floating-gate synapse
    Hindo, T.
    ELECTRONICS LETTERS, 2014, 50 (17) : 1190 - 1191
  • [26] A continuous MVL gate using pseudo floating-gate
    Mirmotahari, O.
    Lomsdalen, J.
    Berg, Y.
    MIXDES 2007: Proceedings of the 14th International Conference on Mixed Design of Integrated Circuits and Systems:, 2007, : 185 - 188
  • [27] Computing with Novel Floating-Gate Devices
    Schinke, Daniel
    Di Spigna, Neil
    Shiveshwarkar, Mihir
    Franzon, Paul
    COMPUTER, 2011, 44 (02) : 29 - 36
  • [28] A MODEL FOR CONDUCTION IN FLOATING-GATE EEPROMS
    JOLLY, RD
    GRINOLDS, HR
    GROTH, R
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (06) : 767 - 772
  • [29] Proposal for a bidirectional gate using pseudo floating-gate
    Mirmotahari, O.
    Berg, Y.
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 196 - 200
  • [30] Analysis of the floating-gate transistor using the charge sheet model
    Medina-Vazquez, A. S.
    Meda-Campana, M. E.
    Gurrola-Navarro, M. A.
    Becerra-Alvarez, E. C.
    Lopez-Delgadillo, E.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2016, 29 (04) : 675 - 685