ELECTRICAL ANALYSIS AND MODELING OF FLOATING-GATE FAULT

被引:56
|
作者
RENOVELL, M
CAMBON, G
机构
[1] Laboratoire d'Informatique, Robotique et Microèlectronique de Montpellier, URA D03710 CNRS, University of Montpellier II: Sciences and Techniques of Languedoc
关键词
D O I
10.1109/43.177407
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is widely assumed that an open gate fault in a MOS transistor is equivalent to a stuck-at fault. In this paper we demonstrate that a floating gate transistor (FGT) is influenced by its topological environment. The equivalent gate-to-source voltage of the FGT depends on the initial charges trapped in the gate dioxide, the surrounding potential of metal lines and the drain-to-source voltage of the FGT itself. In the first part of this paper, an electrical study of the floating gate fault is presented. A theoretical model is proposed, taking into account the influence of the transistor's environment. Analytical expressions for the equivalent gate-to-source voltage are derived and the FGT's electrical operation mode is analyzed. In the second part, this model is validated by SPICE simulations and by actual device measurements. Finally, in the last part, the problem of testing for floating gate transistors is discussed.
引用
收藏
页码:1450 / 1458
页数:9
相关论文
共 50 条
  • [1] ANALYSIS AND MODELING OF FLOATING-GATE EEPROM CELLS
    KOLODNY, A
    NIEH, STK
    EITAN, B
    SHAPPIR, J
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1986, 33 (06) : 835 - 844
  • [2] Analysis and Verilog-A Modeling of Floating-Gate Transistors
    Chowdhury, Sayma Nowshin
    Chen, Matthew
    Shah, Sahil
    IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2025, 6 : 63 - 73
  • [3] ANALYSIS AND MODELING OF FLOATING-GATE E2PROM CELLS
    KOLODNY, A
    NIEH, S
    EITAN, B
    SHAPPIR, J
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1983, 30 (11) : 1572 - 1572
  • [4] Hierarchical Constrained Coding for Floating-Gate to Floating-Gate Coupling Mitigation in Flash Memory
    Motwani, Ravi
    2011 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE (GLOBECOM 2011), 2011,
  • [5] REVERSIBLE FLOATING-GATE MEMORY
    CARD, HC
    WORRALL, AG
    JOURNAL OF APPLIED PHYSICS, 1973, 44 (05) : 2326 - 2330
  • [6] A floating-gate DAC array
    Serrano, G
    Hasler, P
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 357 - 360
  • [7] FLOATING-GATE CURRENT SENSOR
    KUB, FJ
    LIN, HC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (11) : 2383 - 2383
  • [8] Statistical Retention Modeling in Floating-Gate Cell: ONO Scaling
    Serov, Andrey
    Shin, Dongwan
    Kim, Dae Sin
    Kim, Taikyung
    Lee, Keun-Ho
    Park, Young-Kwan
    Yoo, Moon-Hyun
    Kim, Taehun
    Sung, Sug-Kang
    Lee, Choong-Ho
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 887 - +
  • [9] An autozeroing floating-gate amplifier
    Hasler, P
    Minch, BA
    Diorio, C
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (01): : 74 - 82
  • [10] Modeling of Quasi-Static Floating-Gate Transistor Biosensors
    Thomas, Mathew S.
    Adrahtas, Demetra Z.
    Frisbie, C. Daniel
    Dorfman, Kevin D.
    ACS SENSORS, 2021, 6 (05) : 1910 - 1917