IMPROVED SPEED LOW POWER AND LOW VOLTAGE SRAM DESIGN FOR LDPC APPLICATION CIRCUITS

被引:0
作者
Selvam, Rosalind Deena Kumari [1 ]
Senthilpari, C. [2 ]
Lini, Lee
机构
[1] Multimedia Univ, Fac Comp & Informat, Cyberjaya 63100, Selangor De, Malaysia
[2] Multimedia Univ, Fac Engn, Cyberjaya 63100, Selangor De, Malaysia
关键词
Improved speed; Dynamic logic; SRAM; LDPC; Throughput; Power dissipation;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The design of SRAM has evolved to suffice the need of the industry in terms of speed, power dissipation and other parameters. This paper proposed a SRAM design and an attempt has been made to design circuits using dynamic logic and pass transistor logic to obtain better performance in terms of speed, power dissipation and throughput. The dynamic logic would maintain voltage degradation by using the PMOS and NMOS transistor just as the CMOS logic, even though the design cell uses majority NMOS transistors. The proposed circuits are simulated using BSIM for different CMOS feature sizes of 70 nm, 90 nm, 120 nm and 180 nm. The results obtained have been analysed and shows that the proposed circuit of 8T performs much better as compared to other circuit configurations. There is significant improvement in power dissipation by 99.64 %, delay by 99.9 %, throughput of 490 Mbps and power delay product of 99.96 %.
引用
收藏
页码:822 / 837
页数:16
相关论文
共 19 条
  • [1] Anandraj S. N., 2013, ACEEE INT C MULT PRO, P264
  • [2] [Anonymous], NIRM U INT C ENG NUI
  • [3] A Novel Column-Decoupled 8T Cell for Low-Power Differential and Domino-Based SRAM Design
    Joshi, Rajiv V.
    Kanj, Rouwaida
    Ramadurai, Vinod
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (05) : 869 - 882
  • [4] Kapilchander T, 2012, INT J INFORM ENG ELE, V4, P60
  • [5] Average-8T Differential-Sensing Subthreshold SRAM With Bit Interleaving and 1k Bits Per Bitline
    Khayatzadeh, Mahmood
    Lian, Yong
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (05) : 971 - 982
  • [6] Lombardi, 2008, P ACM GREAT LAK S VL, P123, DOI DOI 10.1145/1366110.1366141
  • [7] Ming L., 2010, J SEMICONDUCTORS, V31, P1
  • [8] 65NM SUB-THRESHOLD 11T-SRAM FOR ULTRA LOW VOLTAGE APPLICATIONS
    Moradi, Farshad
    Wisland, Dag T.
    Aunet, Snorre
    Mahmoodi, Hamid
    Cao, Tuan Vu
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 113 - +
  • [9] Variation Tolerant Differential 8T SRAM Cell for Ultralow Power Applications
    Pal, Soumitra
    Islam, Aminul
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (04) : 549 - 558
  • [10] Rahman N., 2013, INT J COMPUTER APPL, V67, P11